Implications of clock distribution faults and issues with screening them during manufacturing testing

被引:23
|
作者
Metra, C
Di Francescantonio, S
Mak, TM
机构
[1] Univ Bologna, DEIS, I-40136 Bologna, Italy
[2] Intel Corp, Santa Clara, CA 95052 USA
关键词
testing; clock faults; clock distribution network; manufacturing test;
D O I
10.1109/TC.2004.1275295
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Based on real process data of a reference microprocessor, fault models are derived for the manufacturing defects most likely to affect signals of the clock distribution network. Their probability is estimated with Inductive Fault Analysis performed-on the actual layout of the reference microprocessor. The effects of the most likely faults have been evaluated by electrical level simulations. We have found that, contrary to common assumptions, only a small percentage of such faults result in catastrophic failures easily detected during manufacturing testing. On the contrary, the majority of such faults lead to local failures not likely to be detected during manufacturing testing, despite their possibly compromising the microprocessor operation and reliability. In particular, we have found that the clock faults can be detected during manufacturing testing in only 12 percent of cases. Even more surprisingly, we have also found that, in 10 percent of cases, the undetected clock faults also invalidate the testing procedure itself.
引用
收藏
页码:531 / 546
页数:16
相关论文
共 1 条
  • [1] Clock faults' impact on manufacturing testing and their possible detection through on-line testing
    Metra, C
    Di Francescantonio, S
    Mak, TM
    INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, : 100 - 109