A novel low power and high speed double edge explicit pulse triggered level converter flip-flop

被引:6
|
作者
Razmdideh, Ramin [1 ]
Saneei, Mohsen [2 ]
机构
[1] Grad Univ Adv Technol, Dept Elect & Comp Engn, Kerman, Iran
[2] Shahid Bahonar Univ Kerman, Kerman, Iran
关键词
flip-flop; level converter; pulse triggered; low power; VLSI;
D O I
10.1002/cta.1959
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
One of the effective ways to reduce power consumption is using clustered voltage scaling technique. The level converter flip-flop is needed to control static current when the block with Low Supply Voltage (VDDL) drives the block with High Supply Voltage (VDDH). One of the big challenges of design is that level converter flip-flop has low power and high speed. In this paper, pulse triggered level converter flip-flop and double edge pulse generator were proposed. This level converter flip-flop used conditional data mapping technique for reducing power consumption. An explicit double edge pulse generator could be shared among several level converter flip-flops so that power consumption would be reduced. Also, the number of stack transistor was reduced in the discharging path that causes delay decrease. The simulation results showed that the proposed flip-flop reduced 20% of power consumption and 17% of delay in comparison with other flip-flops at 50% data switching activity. Copyright (c) 2013 John Wiley & Sons, Ltd.
引用
收藏
页码:516 / 523
页数:8
相关论文
共 50 条
  • [1] Low power and high speed explicit-pulsed double-edge triggered level converting flip-flop
    Dai Y.
    Shen J.
    High Technology Letters, 2010, 16 (02) : 204 - 209
  • [2] Double-edge triggered level converter flip-flop with feedback
    Seyedi, Azam-Sadat
    Afzali-Kusha, Ali
    2006 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 44 - +
  • [3] Novel explicit pulse-based flip-flop for high speed and low power SoCs
    Kang, Sung-Chan
    Jung, Byung-Hwa
    Kong, Bai-Sun
    IEICE ELECTRONICS EXPRESS, 2007, 4 (23): : 731 - 737
  • [4] A Novel Modified Low Power Pulse Triggered Flip-Flop
    Samal, Lopamudra
    Sahoo, Sauvagya Ranjan
    Samal, Chiranjibi
    2017 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, COMMUNICATION, COMPUTER, AND OPTIMIZATION TECHNIQUES (ICEECCOT), 2017, : 482 - 488
  • [5] Dual-pulse-clock double edge triggered flip-flop for low voltage and high speed application
    Cheng, KH
    Lin, YH
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 425 - 428
  • [6] A Novel Design of Low-Power Double Edge-Triggered Flip-Flop
    Yu, Chien-Cheng
    Chen, Kuan-Ting
    Wun, Jhong-yu
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON INTELLIGENT TECHNOLOGIES AND ENGINEERING SYSTEMS (ICITES2013), 2014, 293 : 947 - 955
  • [7] High Speed Low Power Dual-Edge Triggered D flip-flop
    Shandilya, Rahul
    Sharma, Rk
    PROCEEDINGS OF 2017 INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL (I2C2), 2017,
  • [8] A Novel Low Power Double Edge Triggered Flip-Flop Based on Clock Gated Pulse Suppression Technique
    Kavali, Krishna
    Rajendar, S.
    Bhargava, P. Vamshi
    2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, SIGNALS, COMMUNICATION AND OPTIMIZATION (EESCO), 2015,
  • [9] Low Power Dual Edge Triggered Flip-Flop
    Saini, Nitin Kumar
    Kashyap, Kamal K.
    2014 INTERNATIONAL CONFERENCE ON SIGNAL PROPAGATION AND COMPUTER TECHNOLOGY (ICSPCT 2014), 2014, : 125 - 128
  • [10] A novel CMOS double-edge triggered flip-flop for low-power applications
    Sung, YY
    Chang, RC
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 665 - 668