A novel low power and high speed double edge explicit pulse triggered level converter flip-flop

被引:6
|
作者
Razmdideh, Ramin [1 ]
Saneei, Mohsen [2 ]
机构
[1] Grad Univ Adv Technol, Dept Elect & Comp Engn, Kerman, Iran
[2] Shahid Bahonar Univ Kerman, Kerman, Iran
关键词
flip-flop; level converter; pulse triggered; low power; VLSI;
D O I
10.1002/cta.1959
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
One of the effective ways to reduce power consumption is using clustered voltage scaling technique. The level converter flip-flop is needed to control static current when the block with Low Supply Voltage (VDDL) drives the block with High Supply Voltage (VDDH). One of the big challenges of design is that level converter flip-flop has low power and high speed. In this paper, pulse triggered level converter flip-flop and double edge pulse generator were proposed. This level converter flip-flop used conditional data mapping technique for reducing power consumption. An explicit double edge pulse generator could be shared among several level converter flip-flops so that power consumption would be reduced. Also, the number of stack transistor was reduced in the discharging path that causes delay decrease. The simulation results showed that the proposed flip-flop reduced 20% of power consumption and 17% of delay in comparison with other flip-flops at 50% data switching activity. Copyright (c) 2013 John Wiley & Sons, Ltd.
引用
收藏
页码:516 / 523
页数:8
相关论文
共 50 条
  • [31] Novel CMOS ternary edge-triggered flip-flop
    Wu, Xunwei
    Wei, Jian
    Wang, Pengjun
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2000, 28 (09): : 126 - 127
  • [32] Novel Ultra Low Power Dual Edge Triggered Retention Flip-flop for Transiently Powered Systems
    Dasari, Madhav
    Nikhil, R.
    Chavan, Ameet
    2017 7TH IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC), 2017, : 500 - 504
  • [33] Design and Implementation of Low Power Dual Edge Triggered Flip-Flop Using GDI and TG for High Speed FIR Filter
    Mukherjee, Biswarup
    Ghosal, Aniruddha
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON 2017 DEVICES FOR INTEGRATED CIRCUIT (DEVIC), 2017, : 652 - 657
  • [34] A high-speed low-power D flip-flop
    Chandrasekaran, R
    Lian, Y
    Rana, RS
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 152 - 155
  • [35] Low Power PVT robust area efficient pulse triggered Flip-Flop Design
    Indira, P.
    Kamaraju, M.
    2018 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN ELECTRICAL, ELECTRONICS & COMMUNICATION ENGINEERING (ICRIEECE 2018), 2018, : 3016 - 3021
  • [36] Energy-Efficient Double-Edge Triggered Flip-Flop
    Wang, Chua-Chin
    Sung, Gang-Neng
    Chang, Ming-Kai
    Shen, Ying-Yu
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2010, 61 (03): : 347 - 352
  • [37] Energy-Efficient Double-Edge Triggered Flip-Flop
    Chua-Chin Wang
    Gang-Neng Sung
    Ming-Kai Chang
    Ying-Yu Shen
    Journal of Signal Processing Systems, 2010, 61 : 347 - 352
  • [38] Design & Implementation of High Speed Low Power Scan Flip-Flop
    Janwadkar, Sudhanshu
    Kolte, Mahesh T.
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 2010 - 2014
  • [39] A Low Power Complementary Organic Double-edge Triggered D Flip-flop with Variable Threshold Voltage Transistors
    Tung Xuan Pham
    Huyen Thanh Pham
    Toan Thanh Dao
    PROCEEDINGS OF 2017 7TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, DESIGN, AND VERIFICATION (ICDV), 2017, : 121 - 126
  • [40] Design of double edge-triggered flip-flop for low-power educational environment (Publication with Expression of Concern)
    Punitha, L.
    Devi, Krishnasamy Nirmala
    Jose, Deepa
    Sundararajan, J.
    INTERNATIONAL JOURNAL OF ELECTRICAL ENGINEERING EDUCATION, 2019, 60 (2_suppl) : 20 - 34