A novel low power and high speed double edge explicit pulse triggered level converter flip-flop

被引:6
|
作者
Razmdideh, Ramin [1 ]
Saneei, Mohsen [2 ]
机构
[1] Grad Univ Adv Technol, Dept Elect & Comp Engn, Kerman, Iran
[2] Shahid Bahonar Univ Kerman, Kerman, Iran
关键词
flip-flop; level converter; pulse triggered; low power; VLSI;
D O I
10.1002/cta.1959
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
One of the effective ways to reduce power consumption is using clustered voltage scaling technique. The level converter flip-flop is needed to control static current when the block with Low Supply Voltage (VDDL) drives the block with High Supply Voltage (VDDH). One of the big challenges of design is that level converter flip-flop has low power and high speed. In this paper, pulse triggered level converter flip-flop and double edge pulse generator were proposed. This level converter flip-flop used conditional data mapping technique for reducing power consumption. An explicit double edge pulse generator could be shared among several level converter flip-flops so that power consumption would be reduced. Also, the number of stack transistor was reduced in the discharging path that causes delay decrease. The simulation results showed that the proposed flip-flop reduced 20% of power consumption and 17% of delay in comparison with other flip-flops at 50% data switching activity. Copyright (c) 2013 John Wiley & Sons, Ltd.
引用
收藏
页码:516 / 523
页数:8
相关论文
共 50 条
  • [41] Novel high speed and low power single and double edge-triggered flip-flops
    Aezinia, Fatemeh
    Najafzadeh, Sara
    Afzali-Kusha, Ali
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1383 - +
  • [42] Low-Power Dual-Edge Triggered State Retention Scan Flip-Flop
    Karimiyan, Hossein
    Sayedi, Sayed Masoud
    Saidi, Hossein
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2010, 5953 : 156 - 164
  • [43] High performance double edge-triggered flip-flop using a merged feedback technique
    Mishra, SM
    Rofail, SS
    Yeo, KS
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2000, 147 (06): : 363 - 368
  • [44] Low-power and area-efficient 9-transistor double-edge triggered flip-flop
    Muthukumar, S.
    Choi, GoangSeog
    IEICE ELECTRONICS EXPRESS, 2013, 10 (18):
  • [45] Design of a Low-Power Pulse-Triggered Flip-Flop with Conditional Clock Technique
    Xiang, Guang-Ping
    Shen, Ji-Zhong
    Wu, Xue-Xiang
    Geng, Liang
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 121 - 124
  • [46] Ultra-Low Power Pulse-Triggered CNTFET-Based Flip-Flop
    Karimi, Ahmad
    Rezai, Abdalhossein
    Hajhasheinkhani, Mohammad Mahdi
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2019, 18 : 756 - 761
  • [47] Engery-efficient double-edge triggered flip-flop design
    Wang, Chua-Chin
    Sung, Gang-Neng
    Chang, Ming-Kai
    Shen, Ying-Yu
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1791 - +
  • [48] A New Design of Static Double Edge-Triggered Flip-Flop Circuit
    Yu Chien-Cheng
    2008 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1 AND 2, 2008, : 1195 - 1198
  • [49] TESTS CONFIRM HIGH-SPEED LOW-POWER FLIP-FLOP
    不详
    ELECTRONICS WORLD & WIRELESS WORLD, 1991, 97 (1667): : 724 - 724
  • [50] Skewing clock to decide races - double-edge-triggered flip-flop
    Varma, P
    Ramganesh, KN
    ELECTRONICS LETTERS, 2001, 37 (25) : 1506 - 1507