A novel low power and high speed double edge explicit pulse triggered level converter flip-flop

被引:6
|
作者
Razmdideh, Ramin [1 ]
Saneei, Mohsen [2 ]
机构
[1] Grad Univ Adv Technol, Dept Elect & Comp Engn, Kerman, Iran
[2] Shahid Bahonar Univ Kerman, Kerman, Iran
关键词
flip-flop; level converter; pulse triggered; low power; VLSI;
D O I
10.1002/cta.1959
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
One of the effective ways to reduce power consumption is using clustered voltage scaling technique. The level converter flip-flop is needed to control static current when the block with Low Supply Voltage (VDDL) drives the block with High Supply Voltage (VDDH). One of the big challenges of design is that level converter flip-flop has low power and high speed. In this paper, pulse triggered level converter flip-flop and double edge pulse generator were proposed. This level converter flip-flop used conditional data mapping technique for reducing power consumption. An explicit double edge pulse generator could be shared among several level converter flip-flops so that power consumption would be reduced. Also, the number of stack transistor was reduced in the discharging path that causes delay decrease. The simulation results showed that the proposed flip-flop reduced 20% of power consumption and 17% of delay in comparison with other flip-flops at 50% data switching activity. Copyright (c) 2013 John Wiley & Sons, Ltd.
引用
收藏
页码:516 / 523
页数:8
相关论文
共 50 条
  • [21] A low-swing clock double-edge triggered flip-flop
    Kim, C
    Kang, SM
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (05) : 648 - 652
  • [22] A low-swing clock double-edge triggered flip-flop
    Kim, C
    Kang, SM
    2001 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2001, : 183 - 186
  • [23] Low Power Pulse-Triggered Flip-Flop Based on Clock Triggering Edge Control Technique
    Shen, Jizhong
    Geng, Liang
    Wu, Xuexiang
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (07)
  • [24] A pulse-triggered TSPC flip-flop for high-speed low-power VLSI design applications
    Wang, JS
    Yang, PH
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A93 - A96
  • [25] Design and Implementation of Enhanced Edge Triggered Flip-Flop for Low Power Dissipation
    Mathiazhagan, V.
    Ananthamoorthy, N. P.
    Venkatesh, C.
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2022, 17 (09) : 1261 - 1273
  • [26] A Low-Power Double Edge-Triggered Flip-Flop with Transmission Gates and Clock Gating
    Wang, Xiaowen
    Robinson, William H.
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 205 - 208
  • [27] A New Structure of Low-Power and Low-Voltage Double-Edge Triggered Flip-Flop
    Parsa, Maryam
    Aleshams, Mahmoud
    Imanieh, Mohsen
    PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ENERGY CONVERSION TECHNOLOGIES (ICAECT): INTELLIGENT ENERGY MANAGEMENT: TECHNOLOGIES AND CHALLENGES, 2014, : 118 - 124
  • [28] Low-power Design of Double Edge-triggered Static SOI D Flip-flop
    Xing, Wan
    Song, Jia
    Gang, Du
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2011 (CSTIC 2011), 2011, 34 (01): : 189 - 194
  • [29] Low-power explicit-pulsed triggered flip-flop with robust output
    Wu, Xue-Xiang
    Shen, Ji-Zhong
    ELECTRONICS LETTERS, 2012, 48 (24) : 1523 - 1524
  • [30] A novel double edge-triggered pulse-clocked TSPC D flip-flop for high-performance and low-power VLSI design applications
    Pontikakis, B
    Nekili, M
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 101 - 104