共 50 条
- [22] A low-swing clock double-edge triggered flip-flop 2001 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2001, : 183 - 186
- [24] A pulse-triggered TSPC flip-flop for high-speed low-power VLSI design applications ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A93 - A96
- [26] A Low-Power Double Edge-Triggered Flip-Flop with Transmission Gates and Clock Gating 53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 205 - 208
- [27] A New Structure of Low-Power and Low-Voltage Double-Edge Triggered Flip-Flop PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ENERGY CONVERSION TECHNOLOGIES (ICAECT): INTELLIGENT ENERGY MANAGEMENT: TECHNOLOGIES AND CHALLENGES, 2014, : 118 - 124
- [28] Low-power Design of Double Edge-triggered Static SOI D Flip-flop CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2011 (CSTIC 2011), 2011, 34 (01): : 189 - 194
- [30] A novel double edge-triggered pulse-clocked TSPC D flip-flop for high-performance and low-power VLSI design applications 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 101 - 104