High Speed, Area and Power Efficient 32-bit Vedic Multipliers

被引:0
|
作者
Mulkalapally, Mounika [1 ]
Manning, Jacob [1 ]
Gatewood, Paul [1 ]
Nikoubin, Tooraj [1 ]
机构
[1] Texas Tech Univ, Dept Elect & Comp Engn, Lubbock, TX 79409 USA
关键词
Hierarchical Multiplier; Carry Save Adder; Vedic Multiplier; Add-by-Constant;
D O I
10.1145/2967878.2967890
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents two novel Vedic-multiplier architectures which follow the technique of concatenation and rearrangement of partial products. These architectures exhibit their excellence in speed, area, and power. Thus resulting in energy-efficient operation and improved Energy-Area product. The first design is Ripple carry adder based partial product concatenation (RCA_PPC) and achieves this goal through rearrangement of partial products. The second proposed design is Carry Save Adder based partial product concatenation (CSA_PPC) with another block which called add-by-constant block in this work. Both of these exhibit competitive results in comparison with the existing Vedic-multiplier architectures in terms of area and power. The RCA_PPC architecture shows advantages of high-speed, Energy-efficient, and improvement in Energy-Area product over other architectures discussed in this paper. The CSA_PPC architecture shows an advantage of improvement Energy-Area product when compared to the existing architectures. Simulation results specify that these proposed architectures are Energy-Area efficient as there is a significant decrease in area, power and time delay.
引用
收藏
页数:7
相关论文
共 50 条
  • [21] Design and Modeling of Power Efficient, High Performance 32-bit ALU through Advanced HDL Synthesis
    Dhanumjaya, K.
    Kumar, G. Kiran
    Giriprasad, M. N.
    Reddy, M. Raja
    INFORMATION AND COMMUNICATION TECHNOLOGIES, 2010, 101 : 13 - +
  • [22] Power analysis of a 32-bit embedded microcontroller
    Tiwari, V
    Lee, MTC
    VLSI DESIGN, 1998, 7 (03) : 225 - 242
  • [23] Static power modeling of 32-bit microprocessors
    Brandolese, C
    Salice, F
    Fornaciari, W
    Sciuto, D
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (11) : 1306 - 1316
  • [24] HIGH-SPEED 32-BIT BUSES FOR FORWARD-LOOKING COMPUTERS
    BORRILL, PL
    IEEE SPECTRUM, 1989, 26 (07) : 34 - 37
  • [25] Design of Area Efficient, Low Power, High Speed and Full Swing Hybrid Multipliers
    Choppala, Praveen
    Gullipalli, Vandana
    Gudivada, Manikanta
    Kandregula, Bhargav
    2021 IEEE INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION, AND INTELLIGENT SYSTEMS (ICCCIS), 2021, : 929 - 934
  • [26] Implementation of a high-speed low-power 32-bit adder in 70nm technology
    Kashfi, Fatemeh
    Fakhraie, S. Mehdi
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 9 - +
  • [27] MOTOROLA TAKES HIGH-SPEED, LOW-POWER ROAD TO 32-BIT MICROPROCESSOR MARKET WITH 68020
    LINEBACK, JR
    ELECTRONICS, 1984, 57 (14): : 46 - &
  • [28] A 32-bit Energy Efficient Exact Dadda Multiplier
    Chanda, Saurav
    Guha, Koushik
    Patra, Santu
    Karmakar, Anupam
    Singh, Loukrakpam Merin
    Baishnab, Krishna Lal
    2019 IEEE 5TH INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2019,
  • [29] Chaskey: An Efficient MAC Algorithm for 32-bit Microcontrollers
    Mouha, Nicky
    Mennink, Bart
    Van Herrewege, Anthony
    Watanabe, Dai
    Preneel, Bart
    Verbauwhede, Ingrid
    SELECTED AREAS IN CRYPTOGRAPHY - SAC 2014, 2014, 8781 : 306 - 323
  • [30] Design of 32-bit RISC processor and efficient verification
    Jeong, GY
    Park, JS
    KORUS 2003: 7TH KOREA-RUSSIA INTERNATIONAL SYMPOSIUM ON SCIENCE AND TECHNOLOGY, VOL 2, PROCEEDINGS: ELECTRICAL ENGINEERING AND INFORMATION TECHNOLOGY, 2003, : 222 - 227