High Speed, Area and Power Efficient 32-bit Vedic Multipliers

被引:0
|
作者
Mulkalapally, Mounika [1 ]
Manning, Jacob [1 ]
Gatewood, Paul [1 ]
Nikoubin, Tooraj [1 ]
机构
[1] Texas Tech Univ, Dept Elect & Comp Engn, Lubbock, TX 79409 USA
关键词
Hierarchical Multiplier; Carry Save Adder; Vedic Multiplier; Add-by-Constant;
D O I
10.1145/2967878.2967890
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents two novel Vedic-multiplier architectures which follow the technique of concatenation and rearrangement of partial products. These architectures exhibit their excellence in speed, area, and power. Thus resulting in energy-efficient operation and improved Energy-Area product. The first design is Ripple carry adder based partial product concatenation (RCA_PPC) and achieves this goal through rearrangement of partial products. The second proposed design is Carry Save Adder based partial product concatenation (CSA_PPC) with another block which called add-by-constant block in this work. Both of these exhibit competitive results in comparison with the existing Vedic-multiplier architectures in terms of area and power. The RCA_PPC architecture shows advantages of high-speed, Energy-efficient, and improvement in Energy-Area product over other architectures discussed in this paper. The CSA_PPC architecture shows an advantage of improvement Energy-Area product when compared to the existing architectures. Simulation results specify that these proposed architectures are Energy-Area efficient as there is a significant decrease in area, power and time delay.
引用
收藏
页数:7
相关论文
共 50 条
  • [31] Low Power 32-bit UniRISC with Power Block Manager
    Hsiao, Yi-Mao
    Lo, Te-Jung
    Chu, Yuan-Sun
    Lo, Shi-Wu
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1656 - 1659
  • [32] 32-bit high performance embedded microprocessor
    Qu Wenxin
    Fan Xiaoya
    Ying, Hu
    ICEMI 2007: PROCEEDINGS OF 2007 8TH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOL III, 2007, : 196 - +
  • [33] Efficient software implementation of AES on 32-bit platforms
    Bertoni, G
    Breveglieri, L
    Fragneto, P
    Macchetti, M
    Marchesin, S
    CRYPTOGRAPHIC HARDWARE AND EMBEDDED SYSTEMS - CHES 2002, 2002, 2523 : 159 - 171
  • [34] High-speed Curve25519 on 8-bit, 16-bit, and 32-bit microcontrollers
    Duell, Michael
    Haase, Bjoern
    Hinterwaelder, Gesine
    Hutter, Michael
    Paar, Christof
    Sanchez, Ana Helena
    Schwabe, Peter
    DESIGNS CODES AND CRYPTOGRAPHY, 2015, 77 (2-3) : 493 - 514
  • [35] High-speed Curve25519 on 8-bit, 16-bit, and 32-bit microcontrollers
    Michael Düll
    Björn Haase
    Gesine Hinterwälder
    Michael Hutter
    Christof Paar
    Ana Helena Sánchez
    Peter Schwabe
    Designs, Codes and Cryptography, 2015, 77 : 493 - 514
  • [36] An efficient design of FSM based 32-bit unsigned high-speed pipelined multiplier using Verilog HDL
    Abdullah-Al-Kafi
    Rahman, Atul
    Mahjabeen, Bushra
    Rahman, Mahmudur
    2014 INTERNATIONAL CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (ICECE), 2014, : 164 - 167
  • [37] Efficient Implementation of 8-bit Vedic Multipliers for Image Processing Application
    Vijayan, Aravind E.
    John, Arlene
    Sen, Deepak
    2014 INTERNATIONAL CONFERENCE ON CONTEMPORARY COMPUTING AND INFORMATICS (IC3I), 2014, : 544 - 549
  • [38] Hardware Implementation of 32-Bit High-Speed Direct Digital Frequency Synthesizer
    Ibrahim, Salah Hasan
    Ali, Sawal Hamid Md.
    Islam, Md. Shabiul
    SCIENTIFIC WORLD JOURNAL, 2014,
  • [39] Software power estimation and optimization for high performance, 32-bit embedded processors
    Russell, JT
    Jacome, MF
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1998, : 328 - 333
  • [40] An extensible architecture of 32-bit ALU for high-speed computing in QCA technology
    Nilesh Patidar
    Namit Gupta
    The Journal of Supercomputing, 2022, 78 : 19605 - 19627