High Speed, Area and Power Efficient 32-bit Vedic Multipliers

被引:0
|
作者
Mulkalapally, Mounika [1 ]
Manning, Jacob [1 ]
Gatewood, Paul [1 ]
Nikoubin, Tooraj [1 ]
机构
[1] Texas Tech Univ, Dept Elect & Comp Engn, Lubbock, TX 79409 USA
关键词
Hierarchical Multiplier; Carry Save Adder; Vedic Multiplier; Add-by-Constant;
D O I
10.1145/2967878.2967890
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents two novel Vedic-multiplier architectures which follow the technique of concatenation and rearrangement of partial products. These architectures exhibit their excellence in speed, area, and power. Thus resulting in energy-efficient operation and improved Energy-Area product. The first design is Ripple carry adder based partial product concatenation (RCA_PPC) and achieves this goal through rearrangement of partial products. The second proposed design is Carry Save Adder based partial product concatenation (CSA_PPC) with another block which called add-by-constant block in this work. Both of these exhibit competitive results in comparison with the existing Vedic-multiplier architectures in terms of area and power. The RCA_PPC architecture shows advantages of high-speed, Energy-efficient, and improvement in Energy-Area product over other architectures discussed in this paper. The CSA_PPC architecture shows an advantage of improvement Energy-Area product when compared to the existing architectures. Simulation results specify that these proposed architectures are Energy-Area efficient as there is a significant decrease in area, power and time delay.
引用
收藏
页数:7
相关论文
共 50 条
  • [41] Design of high-speed-pipelined execution unit of 32-bit RISC processor
    Islam, Shofiqul
    Chattopadhyay, Debanjan
    Das, Manoja Kumar
    Neelima, V.
    Sarkar, Rahul
    2006 ANNUAL IEEE INDIA CONFERENCE, 2006, : 164 - +
  • [42] An extensible architecture of 32-bit ALU for high-speed computing in QCA technology
    Patidar, Nilesh
    Gupta, Namit
    JOURNAL OF SUPERCOMPUTING, 2022, 78 (18): : 19605 - 19627
  • [43] DESIGN AND FABRICATION OF DEPLETION GAAS LSI HIGH-SPEED 32-BIT ADDER
    YAMAMOTO, R
    HIGASHISAKA, A
    ASAI, S
    TSUJI, T
    TAKAYAMA, Y
    YANO, S
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1983, 18 (05) : 592 - 599
  • [44] 32-BIT EMULATORS STRAIN TO TRACK CHIP SPEED AND COMPLEXITY
    WILLIAMS, T
    COMPUTER DESIGN, 1994, 33 (04): : 111 - 112
  • [45] CAMAC MODULE FOR HIGH-SPEED SYNCHRONOUS TRANSFER OF 32-BIT BINARY DATA
    STOELTING, M
    MARCHANT, R
    SMITH, OI
    REVIEW OF SCIENTIFIC INSTRUMENTS, 1988, 59 (07): : 1232 - 1236
  • [46] A HIGH-SPEED POWER-SYSTEM TRANSMISSION-LINE PROTECTION SCHEME USING A 32-BIT MICROPROCESSOR
    WANG, YF
    ULA, AHMS
    ELECTRIC POWER SYSTEMS RESEARCH, 1991, 21 (03) : 195 - 202
  • [47] 32-BIT EMULATORS STRAIN TO TRACK CHIP SPEED AND COMPLEXITY
    WILLIAMS, T
    COMPUTER DESIGN, 1993, 32 (08): : 99 - +
  • [48] CalmRISC™-32:: A 32-bit low-power MCU core
    Cho, S
    Park, S
    Kim, S
    Kim, Y
    Jeong, SW
    Chung, BY
    Roh, HL
    Lee, CH
    Yang, HM
    Kwak, SH
    Lee, MK
    PROCEEDINGS OF THE SECOND IEEE ASIA PACIFIC CONFERENCE ON ASICS, 2000, : 285 - 289
  • [49] An Area-Efficient 32-bit Floating Point Multiplier using Hybrid GPPs Addition
    Nesam, J. Jean Jenifer
    Sivanantham, S.
    2017 INTERNATIONAL CONFERENCE ON MICROELECTRONIC DEVICES, CIRCUITS AND SYSTEMS (ICMDCS), 2017,
  • [50] High Speed and Area Efficient Discrete Wavelet Transform using Vedic Multiplier
    Tripathi, Satyendra
    Singh, Ashutosh Kumar
    2015 INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (CICN), 2015, : 363 - 367