High Speed, Area and Power Efficient 32-bit Vedic Multipliers

被引:0
|
作者
Mulkalapally, Mounika [1 ]
Manning, Jacob [1 ]
Gatewood, Paul [1 ]
Nikoubin, Tooraj [1 ]
机构
[1] Texas Tech Univ, Dept Elect & Comp Engn, Lubbock, TX 79409 USA
关键词
Hierarchical Multiplier; Carry Save Adder; Vedic Multiplier; Add-by-Constant;
D O I
10.1145/2967878.2967890
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents two novel Vedic-multiplier architectures which follow the technique of concatenation and rearrangement of partial products. These architectures exhibit their excellence in speed, area, and power. Thus resulting in energy-efficient operation and improved Energy-Area product. The first design is Ripple carry adder based partial product concatenation (RCA_PPC) and achieves this goal through rearrangement of partial products. The second proposed design is Carry Save Adder based partial product concatenation (CSA_PPC) with another block which called add-by-constant block in this work. Both of these exhibit competitive results in comparison with the existing Vedic-multiplier architectures in terms of area and power. The RCA_PPC architecture shows advantages of high-speed, Energy-efficient, and improvement in Energy-Area product over other architectures discussed in this paper. The CSA_PPC architecture shows an advantage of improvement Energy-Area product when compared to the existing architectures. Simulation results specify that these proposed architectures are Energy-Area efficient as there is a significant decrease in area, power and time delay.
引用
收藏
页数:7
相关论文
共 50 条
  • [1] Vedic Mathematics Based 32-Bit Multiplier Design for High Speed Low Power Processors
    Saha, P.
    Banerjee, A.
    Dandapat, A.
    Bhattacharyya, P.
    INTERNATIONAL JOURNAL ON SMART SENSING AND INTELLIGENT SYSTEMS, 2011, 4 (02) : 268 - 284
  • [2] Performance Analysis of 32-Bit Vedic Multipliers for Different Adder Configurations
    Raj, Rishi
    Darsana, S.
    Ramesh, P.
    2022 IEEE 19TH INDIA COUNCIL INTERNATIONAL CONFERENCE, INDICON, 2022,
  • [3] FPGA design, simulation and prototyping of a high speed 32-bit pipeline multiplier based on Vedic mathematics
    Abbasi, Shuja Ahmad
    Zulhelmi
    Alamoud, Abdul Rahman M.
    IEICE ELECTRONICS EXPRESS, 2015, 12 (16):
  • [4] Application Specific Architecture of 32-bit Vedic Multiplier
    Edle, Jitendra S.
    Deshmukh, Prashant R.
    2017 INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION, CONTROL AND AUTOMATION (ICCUBEA), 2017,
  • [5] VLSI Architecture for delay efficient 32-bit Multiplier using Vedic Mathematic sutras
    Ram, G. Challa
    Rani, D. Sudha
    Balasaikesava, R.
    Sindhuri, K. Bala
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 1873 - 1877
  • [6] Comparison of a 32-Bit Vedic Multiplier With A Conventional Binary Multiplier
    Bisoyi, Abhyarthana
    Baral, Mitu
    Senapati, Manoja Kumar
    2014 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2014, : 1757 - 1760
  • [7] Threshold logic parallel counters for 32-bit multipliers
    Celinski, P
    Cotofana, SD
    Abbott, D
    SMART STRUCTURES, DEVICES, AND SYSTEMS, 2002, 4935 : 205 - 214
  • [8] Comparison of 32-bit multipliers for various performance measures
    Shah, S
    Al-Khalili, AJ
    Al-Khalili, D
    ICM 2000: PROCEEDINGS OF THE 12TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2000, : 75 - 80
  • [9] Optimized Reversible Vedic Multipliers for High Speed Low Power Operations
    Saligram, Rakshith
    Rakshith, T. R.
    2013 IEEE CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES (ICT 2013), 2013, : 809 - 814
  • [10] Design of Speed and Power Efficient Multipliers Using Vedic Mathematics with VLSI Implementation
    Patil, Savita
    Manjunatha, D. V.
    Kiran, Divya
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRONICS, COMPUTERS AND COMMUNICATIONS (ICAECC), 2014,