共 50 条
- [1] Vedic Mathematics Based 32-Bit Multiplier Design for High Speed Low Power Processors [J]. INTERNATIONAL JOURNAL ON SMART SENSING AND INTELLIGENT SYSTEMS, 2011, 4 (02): : 268 - 284
- [2] Performance Analysis of 32-Bit Vedic Multipliers for Different Adder Configurations [J]. 2022 IEEE 19TH INDIA COUNCIL INTERNATIONAL CONFERENCE, INDICON, 2022,
- [3] FPGA design, simulation and prototyping of a high speed 32-bit pipeline multiplier based on Vedic mathematics [J]. IEICE ELECTRONICS EXPRESS, 2015, 12 (16):
- [4] Application Specific Architecture of 32-bit Vedic Multiplier [J]. 2017 INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION, CONTROL AND AUTOMATION (ICCUBEA), 2017,
- [5] VLSI Architecture for delay efficient 32-bit Multiplier using Vedic Mathematic sutras [J]. 2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 1873 - 1877
- [6] Comparison of a 32-Bit Vedic Multiplier With A Conventional Binary Multiplier [J]. 2014 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2014, : 1757 - 1760
- [7] Threshold logic parallel counters for 32-bit multipliers [J]. SMART STRUCTURES, DEVICES, AND SYSTEMS, 2002, 4935 : 205 - 214
- [8] Comparison of 32-bit multipliers for various performance measures [J]. ICM 2000: PROCEEDINGS OF THE 12TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2000, : 75 - 80
- [9] Optimized Reversible Vedic Multipliers for High Speed Low Power Operations [J]. 2013 IEEE CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES (ICT 2013), 2013, : 809 - 814
- [10] Design of Speed and Power Efficient Multipliers Using Vedic Mathematics with VLSI Implementation [J]. 2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRONICS, COMPUTERS AND COMMUNICATIONS (ICAECC), 2014,