Comparison and extension of high performance adders for hybrid and error tolerant applications

被引:0
|
作者
Jothin, R. [1 ]
Vasanthanayaki, C. [2 ]
Sreelatha, P. [3 ]
Mohamed, M. Peer [4 ]
机构
[1] Infant Jesus Coll Engn, Dept Elect & Commun Engn, Thoothukudi, Tamil Nadu, India
[2] Govt Coll Engn, Dept Elect & Commun Engn, Salem, Tamil Nadu, India
[3] KPR Inst Engn & Technol, Dept Biomed Engn, Coimbatore, Tamil Nadu, India
[4] Anna Univ, Chennai, Tamil Nadu, India
关键词
Reconfigurable adder; Approximate computing; Variable accuracy; Hybrid application; Error tolerant; APPROXIMATE ADDER; POWER; DESIGN;
D O I
10.1007/s12652-021-03574-2
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In the modern applications there are lot of computing resources starting from Central Processing Units, Networks on Chips to Field Programmable Gate Arrays, each catering various types of operations. These factors motivate this research, to exploit 16-bit High Performance Variable Accuracy Reconfigurable Adder (HPVARA) and High Performance Error Tolerant Adder (HPETA-III) which are used extensively in many computing architectures for hybrid and error tolerant applications. The simulation based research outcome of the proposed HPVARA structure shows 13.69%, 15.95%, 9.82%, 22.53%, 13.56% improved Area Delay Product and 12.15%, 11.86%, 8.74%, 15.12%, 14.96% improved Power Delay Product with the computational outputs varying between 91.788% and 100% with the input operand pair compared to the existing ACA-I, ACA-II, GDA, VARA4 and conventional CSLA architectures. The second part of the research is focused on optimizing the design of the High Performance Error Tolerant Adder (HPETA-III). The proposed HPETA-III design performance is evaluated to offer a savings of logic gate count ranges from 268, 212, 173, 184, 196, 172, 68, 76, 60, 21 with respect to CSLA, VARA4, HSSSA, SAET-CSLA, ETCSLA, HSETA, HPETA-I, HPETA-II, CEETA, CEETA1 architectures respectively and also interesting results have been observed with reduced power, delay, PDP and ADP.
引用
收藏
页码:7219 / 7230
页数:12
相关论文
共 50 条
  • [1] Comparison and extension of high performance adders for hybrid and error tolerant applications
    R. Jothin
    C. Vasanthanayaki
    P. Sreelatha
    M. Peer Mohamed
    Journal of Ambient Intelligence and Humanized Computing, 2023, 14 : 7219 - 7230
  • [2] High Performance Error Tolerant Adders for Image Processing Applications
    Jothin, R.
    Vasanthanayaki, C.
    IETE JOURNAL OF RESEARCH, 2021, 67 (02) : 205 - 216
  • [3] High performance compact energy efficient error tolerant adders and multipliers for 16-bit image processing applications
    Jothin, R.
    Mohamed, M. Peer
    Vasanthanayaki, C.
    MICROPROCESSORS AND MICROSYSTEMS, 2020, 78
  • [4] Energy-efficient approximate full adders for error-tolerant applications
    Ahmadi, Farshid
    Semati, Mohammad R.
    Daryanavard, Hassan
    Minaeifar, Atefeh
    COMPUTERS & ELECTRICAL ENGINEERING, 2023, 110
  • [5] Low Power, High Speed Error Tolerant Multiplier Using Approximate Adders
    Reddy, Manikantta K.
    Kumar, Nithin Y. B.
    Sharma, Dheeraj
    Vasantha, M. H.
    2015 19TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2015,
  • [6] Comparison Of Performance Of High Speed VLSI Adders
    Jayanthi, A. N.
    Ravichandran, C. S.
    2013 INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET), 2013, : 99 - 104
  • [7] Performance Metric Evaluation of Error-Tolerant Adders for 2D Image Blending
    Mendez, Tanya
    Nayak, Subramanya G.
    Kumar, Vasanth P.
    Vijay, S. R.
    Kedlaya, Vishnumurthy K.
    ELECTRONICS, 2022, 11 (15)
  • [8] Design of approximate adders and multipliers for error tolerant image processing
    Anusha, G.
    Deepa, P.
    MICROPROCESSORS AND MICROSYSTEMS, 2020, 72
  • [9] Efficient Operand Divided Hybrid Adder for Error Tolerant Applications
    Savitha, S.
    Ramya, R.
    Janani, N.
    Sundararajan, T. V. P.
    2020 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI - 2020), 2020, : 648 - +
  • [10] High Speed Error Tolerant Adder for Multimedia Applications
    S. Geetha
    P. Amritvalli
    Journal of Electronic Testing, 2017, 33 : 675 - 688