Comparison and extension of high performance adders for hybrid and error tolerant applications

被引:0
|
作者
Jothin, R. [1 ]
Vasanthanayaki, C. [2 ]
Sreelatha, P. [3 ]
Mohamed, M. Peer [4 ]
机构
[1] Infant Jesus Coll Engn, Dept Elect & Commun Engn, Thoothukudi, Tamil Nadu, India
[2] Govt Coll Engn, Dept Elect & Commun Engn, Salem, Tamil Nadu, India
[3] KPR Inst Engn & Technol, Dept Biomed Engn, Coimbatore, Tamil Nadu, India
[4] Anna Univ, Chennai, Tamil Nadu, India
关键词
Reconfigurable adder; Approximate computing; Variable accuracy; Hybrid application; Error tolerant; APPROXIMATE ADDER; POWER; DESIGN;
D O I
10.1007/s12652-021-03574-2
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In the modern applications there are lot of computing resources starting from Central Processing Units, Networks on Chips to Field Programmable Gate Arrays, each catering various types of operations. These factors motivate this research, to exploit 16-bit High Performance Variable Accuracy Reconfigurable Adder (HPVARA) and High Performance Error Tolerant Adder (HPETA-III) which are used extensively in many computing architectures for hybrid and error tolerant applications. The simulation based research outcome of the proposed HPVARA structure shows 13.69%, 15.95%, 9.82%, 22.53%, 13.56% improved Area Delay Product and 12.15%, 11.86%, 8.74%, 15.12%, 14.96% improved Power Delay Product with the computational outputs varying between 91.788% and 100% with the input operand pair compared to the existing ACA-I, ACA-II, GDA, VARA4 and conventional CSLA architectures. The second part of the research is focused on optimizing the design of the High Performance Error Tolerant Adder (HPETA-III). The proposed HPETA-III design performance is evaluated to offer a savings of logic gate count ranges from 268, 212, 173, 184, 196, 172, 68, 76, 60, 21 with respect to CSLA, VARA4, HSSSA, SAET-CSLA, ETCSLA, HSETA, HPETA-I, HPETA-II, CEETA, CEETA1 architectures respectively and also interesting results have been observed with reduced power, delay, PDP and ADP.
引用
收藏
页码:7219 / 7230
页数:12
相关论文
共 50 条
  • [31] High-Performance Carry Select Adders
    Jothin, R.
    Sreelatha, P.
    Ahilan, A.
    Mohamed, M. Peer
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (08) : 4169 - 4185
  • [32] Industrial Applications of Error Tolerant Computers.
    Kirrmann, Hubert D.
    Informationstechnik, 1988, 30 (03): : 186 - 195
  • [33] Design of Approximate Dividers for Error Tolerant Applications
    Reddy, Manikantta K.
    Vasantha, M. H.
    Kumar, Nithin Y. B.
    Dwivedi, Devesh
    2018 IEEE 61ST INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2018, : 496 - 499
  • [34] Approximate logic synthesis for error tolerant applications
    Shin, Doochul
    Gupta, Sandeep K.
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 957 - 960
  • [35] Optimization of Signal Processing Applications Using Parameterized Error Models for Approximate Adders
    Dharmaraj, Celia
    Vasudevan, Vinita
    Chandrachoodan, Nitin
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2021, 20 (02)
  • [36] Biopolyamide hybrid composites for high performance applications
    Armioun, Shaghayegh
    Panthapulakkal, Suhara
    Scheel, Johannes
    Tjong, Jimi
    Sain, Mohini
    JOURNAL OF APPLIED POLYMER SCIENCE, 2016, 133 (27)
  • [37] Process variation-aware approximate full adders for imprecision-tolerant applications
    Mirzaei, Mohammad
    Mohammadi, Siamak
    COMPUTERS & ELECTRICAL ENGINEERING, 2020, 87
  • [38] Implementation of Energy Effective Error Resistant Adders and Multipliers in Image Denoising Applications
    Dhanasekar, J.
    Sudha, V. K.
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2023, 18 (01) : 33 - 42
  • [39] Unlocking High Resolution Arithmetic Operations within Memristive Crossbars for Error Tolerant Applications
    Datta, Kamalika
    Froehlich, Saman
    Shirinzadeh, Saeideh
    Yadav, Dev Narayan
    Sengupta, Indranil
    Drechsler, Rolf
    PROCEEDINGS OF THE 2022 IFIP/IEEE 30TH INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2022,
  • [40] DC Fault Tolerant Hybrid Multilevel Converter Topologies for High Power Applications
    Ghat, Mahendra B.
    Reddy, Avinash
    Shukla, Anshuman
    2018 IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, DRIVES AND ENERGY SYSTEMS (PEDES), 2018,