Comparison and extension of high performance adders for hybrid and error tolerant applications

被引:0
|
作者
Jothin, R. [1 ]
Vasanthanayaki, C. [2 ]
Sreelatha, P. [3 ]
Mohamed, M. Peer [4 ]
机构
[1] Infant Jesus Coll Engn, Dept Elect & Commun Engn, Thoothukudi, Tamil Nadu, India
[2] Govt Coll Engn, Dept Elect & Commun Engn, Salem, Tamil Nadu, India
[3] KPR Inst Engn & Technol, Dept Biomed Engn, Coimbatore, Tamil Nadu, India
[4] Anna Univ, Chennai, Tamil Nadu, India
关键词
Reconfigurable adder; Approximate computing; Variable accuracy; Hybrid application; Error tolerant; APPROXIMATE ADDER; POWER; DESIGN;
D O I
10.1007/s12652-021-03574-2
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In the modern applications there are lot of computing resources starting from Central Processing Units, Networks on Chips to Field Programmable Gate Arrays, each catering various types of operations. These factors motivate this research, to exploit 16-bit High Performance Variable Accuracy Reconfigurable Adder (HPVARA) and High Performance Error Tolerant Adder (HPETA-III) which are used extensively in many computing architectures for hybrid and error tolerant applications. The simulation based research outcome of the proposed HPVARA structure shows 13.69%, 15.95%, 9.82%, 22.53%, 13.56% improved Area Delay Product and 12.15%, 11.86%, 8.74%, 15.12%, 14.96% improved Power Delay Product with the computational outputs varying between 91.788% and 100% with the input operand pair compared to the existing ACA-I, ACA-II, GDA, VARA4 and conventional CSLA architectures. The second part of the research is focused on optimizing the design of the High Performance Error Tolerant Adder (HPETA-III). The proposed HPETA-III design performance is evaluated to offer a savings of logic gate count ranges from 268, 212, 173, 184, 196, 172, 68, 76, 60, 21 with respect to CSLA, VARA4, HSSSA, SAET-CSLA, ETCSLA, HSETA, HPETA-I, HPETA-II, CEETA, CEETA1 architectures respectively and also interesting results have been observed with reduced power, delay, PDP and ADP.
引用
收藏
页码:7219 / 7230
页数:12
相关论文
共 50 条
  • [41] High Performance Signed-Digit Decimal Adders
    Rebacz, Jeff
    Oruklu, Erdal
    Saniie, Jafar
    2009 IEEE INTERNATIONAL CONFERENCE ON ELECTRO/INFORMATION TECHNOLOGY, 2009, : 249 - 253
  • [42] Investigation of a fault tolerant and high performance motor drive for critical applications
    Ertugrul, N
    Soong, WL
    Valtenbergs, S
    Chye, H
    IEEE REGION 10 INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONIC TECHNOLOGY, VOLS 1 AND 2, 2001, : 542 - 548
  • [43] A Defect-Tolerant Accelerator for Emerging High-Performance Applications
    Temam, Olivier
    2012 39TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE (ISCA), 2012, : 356 - 367
  • [44] Fault-tolerant architecture for high performance embedded system applications
    Khan, GN
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1998, : 384 - 389
  • [45] Performance comparison of quantum-dot cellular automata adders
    Zhang, RM
    Walus, K
    Wang, W
    Jullien, GA
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2522 - 2526
  • [46] Error tolerant MAC extension for speech communications over 802.11 WLANs
    Servetti, A
    De Martin, JC
    VTC2005-SPRING: 2005 IEEE 61ST VEHICULAR TECHNOLOGY CONFERENCE, VOLS 1-5, PROCEEDINGS, 2005, : 2330 - 2334
  • [47] Approximate Conditional Carry Adder for Error Tolerant Applications
    Roy, Avishek Sinha
    Prasad, N.
    Dhar, Anindya Sundar
    2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,
  • [48] Exact and Approximate Squarers for Error-Tolerant Applications
    Chen, Ke
    Xu, Chenyu
    Waris, Haroon
    Liu, Weiqiang
    Montuschi, Paolo
    Lombardi, Fabrizio
    IEEE TRANSACTIONS ON COMPUTERS, 2023, 72 (07) : 2120 - 2126
  • [49] A new circuit simplification method for error tolerant applications
    Shin, Doochul
    Gupta, Sandeep K.
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 1566 - 1571
  • [50] Performance Analysis of Hybrid Filters in High Power Applications
    Misra, Banishree
    Nayak, Byamakesh
    PROCEEDINGS OF THE 2016 2ND INTERNATIONAL CONFERENCE ON CONTEMPORARY COMPUTING AND INFORMATICS (IC3I), 2016, : 330 - 335