Comparison and extension of high performance adders for hybrid and error tolerant applications

被引:0
|
作者
Jothin, R. [1 ]
Vasanthanayaki, C. [2 ]
Sreelatha, P. [3 ]
Mohamed, M. Peer [4 ]
机构
[1] Infant Jesus Coll Engn, Dept Elect & Commun Engn, Thoothukudi, Tamil Nadu, India
[2] Govt Coll Engn, Dept Elect & Commun Engn, Salem, Tamil Nadu, India
[3] KPR Inst Engn & Technol, Dept Biomed Engn, Coimbatore, Tamil Nadu, India
[4] Anna Univ, Chennai, Tamil Nadu, India
关键词
Reconfigurable adder; Approximate computing; Variable accuracy; Hybrid application; Error tolerant; APPROXIMATE ADDER; POWER; DESIGN;
D O I
10.1007/s12652-021-03574-2
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In the modern applications there are lot of computing resources starting from Central Processing Units, Networks on Chips to Field Programmable Gate Arrays, each catering various types of operations. These factors motivate this research, to exploit 16-bit High Performance Variable Accuracy Reconfigurable Adder (HPVARA) and High Performance Error Tolerant Adder (HPETA-III) which are used extensively in many computing architectures for hybrid and error tolerant applications. The simulation based research outcome of the proposed HPVARA structure shows 13.69%, 15.95%, 9.82%, 22.53%, 13.56% improved Area Delay Product and 12.15%, 11.86%, 8.74%, 15.12%, 14.96% improved Power Delay Product with the computational outputs varying between 91.788% and 100% with the input operand pair compared to the existing ACA-I, ACA-II, GDA, VARA4 and conventional CSLA architectures. The second part of the research is focused on optimizing the design of the High Performance Error Tolerant Adder (HPETA-III). The proposed HPETA-III design performance is evaluated to offer a savings of logic gate count ranges from 268, 212, 173, 184, 196, 172, 68, 76, 60, 21 with respect to CSLA, VARA4, HSSSA, SAET-CSLA, ETCSLA, HSETA, HPETA-I, HPETA-II, CEETA, CEETA1 architectures respectively and also interesting results have been observed with reduced power, delay, PDP and ADP.
引用
收藏
页码:7219 / 7230
页数:12
相关论文
共 50 条
  • [21] Design of high performance Quaternary adders
    Patel, Vasundara K. S.
    Gurumurthy, K. S.
    2011 41ST IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL), 2011, : 22 - 26
  • [22] High performance square rooting circuit using hybrid radix-2 adders
    Corsonello, P
    Perri, S
    ELECTRONICS LETTERS, 1999, 35 (03) : 185 - 186
  • [23] Balancing Adder for Error Tolerant Applications
    Weber, Matthew
    Putic, Mateja
    Zhang, Hang
    Lach, John
    Huang, Jiawei
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 3038 - 3041
  • [24] Approximate MRAM: High-Performance and Power-Efficient Computing With MRAM Chips for Error-Tolerant Applications
    Ferdaus, Farah
    Talukder, B. M. S. Bahar
    Rahman, Md Tauhidur
    IEEE TRANSACTIONS ON COMPUTERS, 2023, 72 (03) : 668 - 681
  • [25] High Performance Four Segment Error Tolerant Adder for 8-bit Pixel Depth Image Processing Applications
    R. Jothin
    C. Vasanthanayaki
    Journal of Signal Processing Systems, 2020, 92 : 693 - 703
  • [26] High Performance Four Segment Error Tolerant Adder for 8-bit Pixel Depth Image Processing Applications
    Jothin, R.
    Vasanthanayaki, C.
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2020, 92 (07): : 693 - 703
  • [27] High-Performance Carry Select Adders
    R. Jothin
    P. Sreelatha
    A. Ahilan
    M. Peer Mohamed
    Circuits, Systems, and Signal Processing, 2021, 40 : 4169 - 4185
  • [28] A High-performance Energy-efficient Hybrid Redundant MAC for Error-resilient Applications
    Dutt, Sunil
    Chauhan, Anshu
    Bhadoriya, Rahul
    Nandi, Sukumar
    Trivedi, Gaurav
    2015 28TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID), 2015, : 351 - 356
  • [29] Functional Verification of High Performance Adders in Coq
    Wang, Qian
    Song, Xiaoyu
    Gu, Ming
    Sun, Jiaguang
    JOURNAL OF APPLIED MATHEMATICS, 2014,
  • [30] Hybrid CMOS-Memristor Logic for Boosting the Power-Efficiency in Error Tolerant Applications
    Pokharia, Monika
    Prasad, Kailash
    Hegde, Ravi
    Mekie, Joycee
    PROCEEDINGS OF THE 37TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, VLSID 2024 AND 23RD INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, ES 2024, 2024, : 431 - 436