Fault-tolerant architecture for high performance embedded system applications

被引:0
|
作者
Khan, GN [1 ]
机构
[1] Nanyang Technol Univ, Div Comp Syst, Sch Appl Sci, Singapore 639798, Singapore
关键词
safety-critical embedded systems; hardware and software fault-tolerance; high-performance embedded computers; parallel computing;
D O I
10.1109/ICCD.1998.727078
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The architecture of a fault-tolerant embedded computer system is presented. It employs multiple processors for high performance and dual-port memory units for interprocessor communication. The high performance embedded computer (HPEC) system consists of five processors that are partitioned into two sets namely the computing and IO partitions. The computing partition is concerned with computational intensive tasks and it consists of three worker processors. The IO partition performs general-purpose and real-time I/O related tasks. It has two interface processors with high-speed I/O and fast interrupt capabilities. The processor cores for these partitions are selected according to computational and high-speed I/O functions. The HPEC system size can be adjusted for varying needs of computing and real-time I/O without affecting the basic architecture features. The HPEC architecture is fault-tolerant in terms of fault containment and isolation of faulty units. Reliability modeling and analysis of the system indicates that it degrades gracefully under different fault scenarios.
引用
收藏
页码:384 / 389
页数:6
相关论文
共 50 条
  • [1] A FAULT-TOLERANT SYSTEM ARCHITECTURE FOR NAVY APPLICATIONS
    COMFORT, WT
    [J]. IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1983, 27 (03) : 219 - 236
  • [2] A reactive system architecture for building fault-tolerant distributed applications
    Chen, CG
    Jia, WJ
    Zhou, WL
    [J]. JOURNAL OF SYSTEMS AND SOFTWARE, 2004, 72 (03) : 401 - 415
  • [3] Architecture of a fault tolerant system for real time embedded applications
    Sinha, A
    Karmakar, A
    Bhattacharya, A
    Bhattacharya, S
    Ray, S
    [J]. 1ST IEEE INTERNATIONAL CONFERENCE ON CIRCUITS AND SYSTEMS FOR COMMNICATIONS, PROCEEDINGS, 2002, : 194 - 197
  • [4] THE FAULT-TOLERANT ARCHITECTURE OF THE SAFE SYSTEM
    MADEIRA, H
    FERNANDES, B
    RELA, M
    SILVA, JG
    [J]. MICROPROCESSING AND MICROPROGRAMMING, 1989, 27 (1-5): : 705 - 712
  • [5] A fault-tolerant architecture for Grid system
    Liu, LX
    Wu, QY
    Zhou, B
    [J]. GRID AND COOPERATIVE COMPUTING GCC 2004, PROCEEDINGS, 2004, 3251 : 58 - 64
  • [6] A new controller architecture for high performance, robust, and fault-tolerant control
    Zhou, KM
    Ren, Z
    [J]. IEEE TRANSACTIONS ON AUTOMATIC CONTROL, 2001, 46 (10) : 1613 - 1618
  • [7] Fault-tolerant Lightweight High Level Architecture
    Onwuchekwa, Daniel
    Savla, Krishi
    Joshi, Devika
    Obermaisser, Roman
    Pieper, Tobias
    [J]. 2023 26TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, DSD 2023, 2023, : 325 - 334
  • [8] Embedded fault-tolerant systems
    Avresky, DR
    Grosspietsch, KE
    Johnson, BW
    Lombardi, F
    [J]. IEEE MICRO, 1998, 18 (05) : 8 - 11
  • [9] Fault-tolerant embedded systems
    Avresky, DR
    Lombardi, F
    Grosspietsch, KE
    Johnson, BW
    [J]. IEEE MICRO, 2001, 21 (05) : 12 - 15