Comparison Of Performance Of High Speed VLSI Adders

被引:0
|
作者
Jayanthi, A. N. [1 ]
Ravichandran, C. S. [2 ]
机构
[1] Sri Ramakrishna Inst Technol, Dept ECE, Coimbatore, Tamil Nadu, India
[2] Sri Ramakrishna Inst Technol, Dept EEE, Coimbatore, Tamil Nadu, India
关键词
RCA; CLA Adder; Energy-Delay Optimization; High Speed Arithmetic; Low Power Design; ENERGY; DESIGN;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
In modern VLSI design, the occurrence of delays is predictable. Many digital systems that process data may have delays. Design requires thorough understanding of algorithms, recurrence structures, energy and wire tradeoffs, circuit design techniques, circuit sizing and system constraints. In this research work, 16-bit and 64 bit adder is designed and comparison is made between all types of adders in terms of delay. Xilinx ISE is used for simulation and synthesis. Delay of 13.88 ns for a 16 bit Ling adder and 64 bit Sparse 2 adder has a delay of 35.026 ns. Area is also measured and comparison is made.
引用
收藏
页码:99 / 104
页数:6
相关论文
共 50 条
  • [1] High Performance VLSI Adders
    Suganya, R.
    Meganathan, D.
    2015 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATION AND NETWORKING (ICSCN), 2015,
  • [2] VLSI Implementation of Adders for High Speed ALU
    Gurjar, Prashant
    Solanki, Rashmi
    Kansliwal, Pooja
    Vucha, Mahendra
    2011 ANNUAL IEEE INDIA CONFERENCE (INDICON-2011): ENGINEERING SUSTAINABLE SOLUTIONS, 2011,
  • [3] Comparison of high-performance VLSI adders in the energy-delay space
    Oklobdzija, VG
    Zeydel, BR
    Dao, HQ
    Mathew, S
    Krishnamurthy, R
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (06) : 754 - 758
  • [4] High-speed parallel-prefix VLSI ling adders
    Dimitrakopoulos, G
    Nikolos, D
    IEEE TRANSACTIONS ON COMPUTERS, 2005, 54 (02) : 225 - 231
  • [5] Comparison of Various Adders and their VLSI Implementation
    Sarkar, Shubham
    Sarkar, Sujan
    Mehedi, Jishan
    2018 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI), 2018,
  • [6] Energy-Efficient Design Methodologies: High-Performance VLSI Adders
    Zeydel, Bart R.
    Baran, Dursun
    Oklobdzija, Vojin G.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (06) : 1220 - 1233
  • [7] Design of high-speed low-power parallel-prefix VLSI adders
    Dimitrakopoulos, G
    Kolovos, P
    Kalogerakis, P
    Nikolos, D
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2004, 3254 : 248 - 257
  • [8] Energy-delay estimation technique for high-performance microprocessor VLSI adders
    Oklobdzija, VG
    Zeydel, BR
    Dao, HA
    Mathew, S
    Krishnamurthy, R
    16TH IEEE SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 2003, : 272 - 279
  • [9] Performance Analysis of 16 bit Adders in high speed computing applications
    Kumar, Dinesh J. R.
    Babu, Ganesh C.
    Karthi, S. P.
    PROCEEDINGS OF THE 2019 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING & COMMUNICATION ENGINEERING (ICACCE-2019), 2019,
  • [10] Ultra high speed Full Adders
    Navia, K.
    Mirzaee, R. Faghih
    Moaiyeri, M. H.
    Nezhad, B. Mazloom
    Hashemipour, O.
    Shams, K.
    IEICE ELECTRONICS EXPRESS, 2008, 5 (18) : 744 - 749