Comparison Of Performance Of High Speed VLSI Adders

被引:0
|
作者
Jayanthi, A. N. [1 ]
Ravichandran, C. S. [2 ]
机构
[1] Sri Ramakrishna Inst Technol, Dept ECE, Coimbatore, Tamil Nadu, India
[2] Sri Ramakrishna Inst Technol, Dept EEE, Coimbatore, Tamil Nadu, India
关键词
RCA; CLA Adder; Energy-Delay Optimization; High Speed Arithmetic; Low Power Design; ENERGY; DESIGN;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
In modern VLSI design, the occurrence of delays is predictable. Many digital systems that process data may have delays. Design requires thorough understanding of algorithms, recurrence structures, energy and wire tradeoffs, circuit design techniques, circuit sizing and system constraints. In this research work, 16-bit and 64 bit adder is designed and comparison is made between all types of adders in terms of delay. Xilinx ISE is used for simulation and synthesis. Delay of 13.88 ns for a 16 bit Ling adder and 64 bit Sparse 2 adder has a delay of 35.026 ns. Area is also measured and comparison is made.
引用
收藏
页码:99 / 104
页数:6
相关论文
共 50 条
  • [41] Performance Analysis of Squarely Packed Dimorphic MWCNT Bundle for High Speed VLSI Interconnect
    Amin, Abu Bony
    Ullah, Muhammad Sana
    2020 IEEE CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2020,
  • [42] High speed custom VLSI DSP systems
    Mellott, JD
    Lewis, M
    DIGITAL SIGNAL PROCESSING TECHNOLOGY, 1996, 2750 : 12 - 23
  • [43] A high speed VLSI architecture for handwriting recognition
    Gregoretti, F
    Passerone, R
    Reyneri, LM
    Sansoé, C
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2001, 28 (03): : 259 - 278
  • [44] TESTING HIGH SPEED VLSI ICs.
    Singer, Peter H.
    Semiconductor International, 1987, 10 (13) : 50 - 52
  • [45] A High Speed VLSI Architecture for Handwriting Recognition
    Francesco Gregoretti
    Roberto Passerone
    Leonardo Maria Reyneri
    Claudio Sansoé
    Journal of VLSI signal processing systems for signal, image and video technology, 2001, 28 : 259 - 278
  • [46] A HIGH-SPEED PROTOCOL CONTROL VLSI
    AKAIKE, T
    ISHIKAWA, K
    ICHIKAWA, H
    AOKI, M
    SUGIHARA, S
    NTT REVIEW, 1992, 4 (05): : 56 - 60
  • [47] Design and Comparative Analysis of High Speed and Low Power ALU Using RCA and Sklansky Adders for High-Performance Systems
    Alrashdi, Ali Fraih
    Khan, Muhammad Imran
    ENGINEERING TECHNOLOGY & APPLIED SCIENCE RESEARCH, 2022, 12 (02) : 8426 - 8430
  • [48] Efficient self-test design for adders in VLSI
    School of Automation Engineering, University of Electronic Science and Technology of China, Chengdu 610054, China
    不详
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao, 2007, 11 (1465-1470):
  • [49] High Performance Signed-Digit Decimal Adders
    Rebacz, Jeff
    Oruklu, Erdal
    Saniie, Jafar
    2009 IEEE INTERNATIONAL CONFERENCE ON ELECTRO/INFORMATION TECHNOLOGY, 2009, : 249 - 253
  • [50] Test generation methodology for high-speed floating point adders
    Xenoulis, G
    Psarakis, M
    Gizopoulos, D
    Paschalis, A
    11th IEEE International On-Line Testing Symposium, 2005, : 227 - 232