Comparison Of Performance Of High Speed VLSI Adders

被引:0
|
作者
Jayanthi, A. N. [1 ]
Ravichandran, C. S. [2 ]
机构
[1] Sri Ramakrishna Inst Technol, Dept ECE, Coimbatore, Tamil Nadu, India
[2] Sri Ramakrishna Inst Technol, Dept EEE, Coimbatore, Tamil Nadu, India
关键词
RCA; CLA Adder; Energy-Delay Optimization; High Speed Arithmetic; Low Power Design; ENERGY; DESIGN;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
In modern VLSI design, the occurrence of delays is predictable. Many digital systems that process data may have delays. Design requires thorough understanding of algorithms, recurrence structures, energy and wire tradeoffs, circuit design techniques, circuit sizing and system constraints. In this research work, 16-bit and 64 bit adder is designed and comparison is made between all types of adders in terms of delay. Xilinx ISE is used for simulation and synthesis. Delay of 13.88 ns for a 16 bit Ling adder and 64 bit Sparse 2 adder has a delay of 35.026 ns. Area is also measured and comparison is made.
引用
收藏
页码:99 / 104
页数:6
相关论文
共 50 条
  • [21] Switching Activity Calculation of VLSI Adders
    Baran, Dursun
    Aktan, Mustafa
    Karimiyan, Hossein
    Oklobdzija, Vojin G.
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 46 - 49
  • [22] Design of high performance Quaternary adders
    Patel, Vasundara K. S.
    Gurumurthy, K. S.
    2011 41ST IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL), 2011, : 22 - 26
  • [23] A VLSI ARCHITECTURE FOR RNS WITH MI ADDERS
    BARSI, F
    MARTINELLI, E
    INTEGRATION-THE VLSI JOURNAL, 1991, 11 (01) : 67 - 83
  • [24] HIGH-SPEED MINUS-2 ADDERS
    SHAIPOV, NY
    AUTOMATION AND REMOTE CONTROL, 1970, (02) : 255 - &
  • [25] An efficient BIST scheme for high-speed adders
    Nikolos, DG
    Nikolos, D
    Vergos, HT
    Efstathiou, C
    9TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, PROCEEDINGS, 2003, : 89 - 93
  • [26] HIGH-SPEED PROGRAMMABLE LOGIC ARRAY ADDERS
    WEINBERGER, A
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1979, 23 (02) : 163 - 178
  • [27] A HIGH-SPEED CARRY CIRCUIT FOR BINARY ADDERS
    WELLER, CW
    IEEE TRANSACTIONS ON COMPUTERS, 1969, C 18 (08) : 728 - &
  • [28] COMPARISON OF APPROACHES FOR ACHIEVING VERY HIGH-SPEED IN GAAS VLSI DEVICES
    KREMER, RE
    BLAKEMORE, JS
    SUPERLATTICES AND MICROSTRUCTURES, 1986, 2 (01) : 69 - 73
  • [29] CMOS VLSI DESIGN OF A HIGH-SPEED FERMAT NUMBER TRANSFORM BASED CONVOLVER CORRELATOR USING 3-INPUT ADDERS
    BENAISSA, M
    DLAY, SS
    HOLT, AGJ
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1991, 138 (02): : 182 - 190
  • [30] High speed digital VLSI fuzzifier
    RamirezAngulo, J
    Carneiro, N
    Ma, D
    Zrilic, J
    PROCEEDINGS OF THE 39TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 1996, : 519 - 522