Comparison Of Performance Of High Speed VLSI Adders

被引:0
|
作者
Jayanthi, A. N. [1 ]
Ravichandran, C. S. [2 ]
机构
[1] Sri Ramakrishna Inst Technol, Dept ECE, Coimbatore, Tamil Nadu, India
[2] Sri Ramakrishna Inst Technol, Dept EEE, Coimbatore, Tamil Nadu, India
关键词
RCA; CLA Adder; Energy-Delay Optimization; High Speed Arithmetic; Low Power Design; ENERGY; DESIGN;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
In modern VLSI design, the occurrence of delays is predictable. Many digital systems that process data may have delays. Design requires thorough understanding of algorithms, recurrence structures, energy and wire tradeoffs, circuit design techniques, circuit sizing and system constraints. In this research work, 16-bit and 64 bit adder is designed and comparison is made between all types of adders in terms of delay. Xilinx ISE is used for simulation and synthesis. Delay of 13.88 ns for a 16 bit Ling adder and 64 bit Sparse 2 adder has a delay of 35.026 ns. Area is also measured and comparison is made.
引用
收藏
页码:99 / 104
页数:6
相关论文
共 50 条
  • [31] Performance Comparison of Multipliers for Power-Speed Trade-off in VLSI Design
    Vaidya, Sumit R.
    Dandekar, D. R.
    RECENT ADVANCES IN NETWORKING, VLSI AND SIGNAL PROCESSING, 2010, : 262 - +
  • [32] High-Performance Carry Select Adders
    R. Jothin
    P. Sreelatha
    A. Ahilan
    M. Peer Mohamed
    Circuits, Systems, and Signal Processing, 2021, 40 : 4169 - 4185
  • [33] Functional Verification of High Performance Adders in Coq
    Wang, Qian
    Song, Xiaoyu
    Gu, Ming
    Sun, Jiaguang
    JOURNAL OF APPLIED MATHEMATICS, 2014,
  • [34] Leakage power reduction in MTCMOS based high speed adders
    Rastogi, Rumi
    Pandey, Sujata
    2015 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION AND CONTROL (IC4), 2015,
  • [35] High-Performance Carry Select Adders
    Jothin, R.
    Sreelatha, P.
    Ahilan, A.
    Mohamed, M. Peer
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (08) : 4169 - 4185
  • [36] THE LOOK-AHEAD CARRY IN THE HIGH-SPEED ADDERS
    VABRE, JP
    ONDE ELECTRIQUE, 1981, 61 (01): : 57 - 64
  • [37] Comparison of Spectrally Efficient Coding Techniques for High-Speed VLSI Data Transmission
    Yuminaka, Yasushi
    Takada, Yuuki
    Okada, Tomonao
    JOURNAL OF MULTIPLE-VALUED LOGIC AND SOFT COMPUTING, 2016, 26 (1-2) : 75 - 87
  • [38] Implementation of a High Speed Multiplier Using Carry Lookahead Adders
    Chu, Wesley
    Unwala, Ali I.
    Wu, Pohan
    Swartzlander, Earl E., Jr.
    2013 ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, 2013, : 400 - 404
  • [39] A FREQUENCY-DOMAIN APPROACH TO PERFORMANCE OPTIMIZATION OF HIGH-SPEED VLSI INTERCONNECTS
    LIU, RL
    ZHANG, QJ
    NAKHLA, MS
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1992, 40 (12) : 2403 - 2411
  • [40] A new design for high speed and high-density carry select adders
    Hashemian, R
    PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 1300 - 1303