High-speed parallel-prefix VLSI ling adders

被引:86
|
作者
Dimitrakopoulos, G [1 ]
Nikolos, D [1 ]
机构
[1] Univ Patras, Comp Engn & Informat Dept, Patras 26500, Greece
关键词
adders; parallel-prefix carry computation; computer arithmetic; VLSI design;
D O I
10.1109/TC.2005.26
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Parallel-prefix adders offer a highly efficient solution to the binary addition problem and are well-suited for VLSI implementations. In this paper, a novel framework is introduced, which allows the design of parallel-prefix Ling adders. The proposed approach saves one-logic level of implementation compared to the parallel-prefix structures proposed for the traditional definition of carry lookahead equations and reduces the fanout requirements of the design. Experimental results reveal that the proposed adders achieve delay reductions of up to 14 percent when compared to the fastest parallel-prefix architectures presented for the traditional definition of carry equations.
引用
收藏
页码:225 / 231
页数:7
相关论文
共 50 条
  • [1] Design of high-speed low-power parallel-prefix VLSI adders
    Dimitrakopoulos, G
    Kolovos, P
    Kalogerakis, P
    Nikolos, D
    [J]. INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2004, 3254 : 248 - 257
  • [2] Area-Efficient Parallel-Prefix Ling Adders
    Juang, Tso-Bing
    Meher, Pramod Kumar
    Kuan, Chung-Chun
    [J]. PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 736 - 739
  • [3] An Efficient High-Speed CORDIC Algorithm Using Parallel-Prefix Adders (PPA)
    Venkatesh, Vutukuri
    Yeswanth, Balaji
    Akhil, Repala
    Jatoth, Ravi Kumar
    [J]. ADVANCES IN VLSI, COMMUNICATION, AND SIGNAL PROCESSING, 2020, 587 : 805 - 813
  • [4] High-speed parallel-prefix module 2n-1 adders
    Kalampoukas, L
    Nikolos, D
    Efstathiou, C
    Vergos, HT
    Kalamatianos, J
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2000, 49 (07) : 673 - 680
  • [5] Fast parallel-prefix Ling-carry adders in QCA nanotechnology
    Thanos, A.
    Vergos, H. T.
    [J]. 2013 IEEE 20TH INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2013, : 565 - 568
  • [6] Synthesis of Approximate Parallel-Prefix Adders
    Stefanidis, Apostolos
    Zoumpoulidou, Ioanna
    Filippas, Dionysios
    Dimitrakopoulos, Giorgos
    Sirakoulis, Georgios Ch.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (11) : 1686 - 1699
  • [7] High-speed hybrid parallel-prefix carry-select adder using Ling's algorithm
    Lakshmanan
    Meaamar, Ali
    Othman, Masuri
    [J]. 2006 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2006, : 598 - +
  • [8] Design of High-Speed Wide-Word Hybrid Parallel-Prefix/Carry-Select and Skip Adders
    Cui, Xiaoping
    Liu, Weiqiang
    Wang, Shumin
    Swartzlander, Earl E., Jr.
    Lombardi, Fabrizio
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2018, 90 (03): : 409 - 419
  • [9] Design of High-Speed Wide-Word Hybrid Parallel-Prefix/Carry-Select and Skip Adders
    Xiaoping Cui
    Weiqiang Liu
    Shumin Wang
    Earl E. Swartzlander
    Fabrizio Lombardi
    [J]. Journal of Signal Processing Systems, 2018, 90 : 409 - 419
  • [10] A novell scheme for irregular parallel-prefix adders
    Arjhan, C
    Deshmukh, RG
    [J]. IEEE SOUTHEASTCON '97 - ENGINEERING THE NEW CENTURY, PROCEEDINGS, 1996, : 74 - 78