Leakage Power Estimation of Adiabatic Circuits Using SPICE in Nanometer CMOS Processes

被引:1
|
作者
Wu, Yang Bo [1 ]
Hu, Jian Ping [1 ]
Li, Hong [1 ]
机构
[1] Ningbo Univ, Fac Informat Sci & Technol, Ningbo 315211, Zhejiang, Peoples R China
关键词
leakage power; power estimation; adiabatic logic; SPICE simulation; LOGIC;
D O I
10.4028/www.scientific.net/AMR.108-111.625
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In deep sub-micro CMOS process, the leakage power is becoming a significant proportion in power dissipation. Hence, estimating the leakage power of CMOS circuits is very important in low-power design. In this paper, an estimation technology for the total leakage power of adiabatic logic circuits by using SPICE is proposed. The basic principle of power estimation for traditional CMOS circuits using SPICE is introduced. According to the energy dissipation characteristic of adiabatic circuits, the estimation technology for leakage power is discussed. Taken as an example, the estimation for total leakage power dissipations of PAL-2N (pass-transistor adiabatic logic with NMOS pull-down configuration) circuits is illustrated using the proposed estimation technology.
引用
收藏
页码:625 / 630
页数:6
相关论文
共 50 条
  • [31] Simultaneous control of subthreshold and gate leakage current in nanometer-scale CMOS circuits
    Shin, Youngsoo
    Heo, Sewan
    Kim, Hyung-Ock
    Choi, Jung Yun
    PROCEEDINGS OF THE ASP-DAC 2007, 2007, : 654 - +
  • [32] Average power in digital CMOS circuits using least square estimation
    Murugavel, AK
    Ranganathan, N
    Chandramouli, R
    Chavali, S
    VLSI DESIGN 2001: FOURTEENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2001, : 215 - 220
  • [33] ESTIMATION OF TYPICAL POWER OF SYNCHRONOUS CMOS CIRCUITS USING A HIERARCHY OF SIMULATORS
    VANOOSTENDE, P
    SIX, P
    VANDEWALLE, J
    DEMAN, HJ
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (01) : 26 - 39
  • [34] Maximum power estimation for CMOS circuits using deterministic and statistical approaches
    Wang, CY
    Roy, K
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1998, 6 (01) : 134 - 140
  • [35] Maximum power estimation for CMOS combinational circuits using genetic algorithm
    Lu, J.M.
    Lin, Z.H.
    Shanghai Jiaotong Daxue Xuebao/Journal of Shanghai Jiaotong University, 2001, 35 (02): : 313 - 315
  • [36] Accurate power estimation of CMOS sequential circuits
    Chou, TL
    Roy, K
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1996, 4 (03) : 369 - 380
  • [37] Power estimation in adiabatic circuits: A simple and accurate model
    Alioto, M
    Palumbo, G
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (05) : 608 - 615
  • [38] A Circuit Technique for Leakage Power reduction in CMOS VLSI Circuits
    Nandyala, Venkata Ramakrishna
    Mahapatra, Kamala Kanta
    2016 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURES, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2016,
  • [39] Low leakage power gating technique for subnanometer CMOS circuits
    Manickam, Kavitha
    Thangavel, Govindaraj
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2016, 24 (06) : 5011 - 5024
  • [40] Minimizing stand-by leakage power in static CMOS circuits
    Naidu, SR
    Jacobs, ETAF
    DESIGN, AUTOMATION AND TEST IN EUROPE, CONFERENCE AND EXHIBITION 2001, PROCEEDINGS, 2001, : 370 - 376