Leakage Power Estimation of Adiabatic Circuits Using SPICE in Nanometer CMOS Processes

被引:1
|
作者
Wu, Yang Bo [1 ]
Hu, Jian Ping [1 ]
Li, Hong [1 ]
机构
[1] Ningbo Univ, Fac Informat Sci & Technol, Ningbo 315211, Zhejiang, Peoples R China
关键词
leakage power; power estimation; adiabatic logic; SPICE simulation; LOGIC;
D O I
10.4028/www.scientific.net/AMR.108-111.625
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In deep sub-micro CMOS process, the leakage power is becoming a significant proportion in power dissipation. Hence, estimating the leakage power of CMOS circuits is very important in low-power design. In this paper, an estimation technology for the total leakage power of adiabatic logic circuits by using SPICE is proposed. The basic principle of power estimation for traditional CMOS circuits using SPICE is introduced. According to the energy dissipation characteristic of adiabatic circuits, the estimation technology for leakage power is discussed. Taken as an example, the estimation for total leakage power dissipations of PAL-2N (pass-transistor adiabatic logic with NMOS pull-down configuration) circuits is illustrated using the proposed estimation technology.
引用
收藏
页码:625 / 630
页数:6
相关论文
共 50 条
  • [21] Leakage Power Reduction of Adiabatic Circuits Based on FinFET Devices
    Liao, Kai
    Cui, XiaoXin
    Liao, Nan
    Ma, KaiSheng
    IEICE TRANSACTIONS ON ELECTRONICS, 2013, E96C (08): : 1068 - 1075
  • [22] Accurate estimation of total leakage in nanometer-scale bulk CMOS circuits based on device geometry and doping profile
    Mukhopadhyay, S
    Raychowdhury, A
    Roy, K
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (03) : 363 - 381
  • [23] Low-power interface circuits between adiabatic and standard CMOS circuits
    Hu, Jianping
    Zhou, Dong
    Wang, Ling
    Dong, Huiying
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2009, 60 (1-2) : 105 - 115
  • [24] Low-power interface circuits between adiabatic and standard CMOS circuits
    Jianping Hu
    Dong Zhou
    Ling Wang
    Huiying Dong
    Analog Integrated Circuits and Signal Processing, 2009, 60 : 105 - 115
  • [25] Standby power consumption estimation by interacting leakage current mechanisms in nanoscaled CMOS digital circuits
    Butzen, Paulo F.
    da Rosa, Leomar S., Jr.
    Chiappetta Filho, Erasmo J. D.
    Reis, Andre I.
    Ribas, Renato P.
    MICROELECTRONICS JOURNAL, 2010, 41 (04) : 247 - 255
  • [26] Near-Threshold Flip-Flops Using Clocked Adiabatic Logic in Nanometer CMOS Processes
    Ni Haiyan
    Hu Jianping
    COMPONENTS, PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 460-461 : 837 - 842
  • [27] On estimation and optimization of leakage power in CMOS multipliers
    Kudithipudi, D.
    Nair, P.
    John, E.
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 719 - +
  • [28] Row-Based Power-Gating: A Novel Sleep Transistor Insertion Methodology for Leakage Power Optimization in Nanometer CMOS Circuits
    Sathanur, Ashoka
    Benini, Luca
    Macii, Alberto
    Macii, Enrico
    Poncino, Massimo
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (03) : 469 - 482
  • [29] Power estimation and power noise analysis for CMOS circuits
    Deng, AC
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 1997, 7 (01) : 17 - 30
  • [30] Power estimation of CMOS circuits via power software
    Rodnunsky, NL
    Margala, M
    Durdle, NG
    UNIVERSITY AND INDUSTRY - PARTNERS IN SUCCESS, CONFERENCE PROCEEDINGS VOLS 1-2, 1998, : 149 - 152