Row-Based Power-Gating: A Novel Sleep Transistor Insertion Methodology for Leakage Power Optimization in Nanometer CMOS Circuits

被引:15
|
作者
Sathanur, Ashoka [1 ]
Benini, Luca [2 ]
Macii, Alberto [1 ]
Macii, Enrico [1 ]
Poncino, Massimo [1 ]
机构
[1] Politecn Torino, DAUIN, I-10129 Turin, Italy
[2] Univ Bologna, DEIS, I-40136 Bologna, Italy
关键词
Leakage power; logic synthesis; low-power design; power gating; power optimization; REDUCTION;
D O I
10.1109/TVLSI.2009.2035448
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Leakage power has become a serious concern in nanometer CMOS technologies, and power-gating has shown to offer a viable solution to the problem with a small penalty in performance. This paper focuses on leakage power reduction through automatic insertion of sleep transistors for power-gating. In particular, we propose a novel, layout-aware methodology that facilitates sleep transistor insertion and virtual-ground routing on row-based layouts. We also introduce a clustering algorithm that is able to handle simultaneously timing and area constraints, and we extend it to the case of multi-sleep transistors to increase leakage savings. The results we have obtained on a set of benchmark circuits show that the leakage savings we can achieve are, by far, superior to those obtained using existing power-gating solutions and with much tighter timing and area constraints.
引用
收藏
页码:469 / 482
页数:14
相关论文
共 50 条
  • [1] On quantifying the figures of merit of power-gating for leakage power minimization in nanometer CMOS circuits
    Sathanur, A.
    Calimera, A.
    Pullini, A.
    Benini, L.
    Macii, A.
    Macii, E.
    Poncino, M.
    [J]. PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2761 - +
  • [2] A scalable algorithmic framework for row-based power-gating
    Sathanur, A.
    Pullini, A.
    Benini, L.
    Macii, A.
    Macii, E.
    Poncino, M.
    [J]. 2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 336 - +
  • [3] Sub-Row Sleep Transistor Insertion for Concurrent Clock-Gating and Power-Gating
    Lingasubramanian, Karthikeyan
    Calimera, Andrea
    Macii, Alberto
    Macii, Enrico
    Poncino, Massimo
    [J]. INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION, AND SIMULATION, 2011, 6951 : 214 - 225
  • [4] Temporal Discharge Current Driven Clustering for Improved Leakage Power Reduction in Row-Based Power-Gating
    Sathanur, Ashoka
    Benini, Luca
    Macii, Alberto
    Macii, Enrico
    Poncino, Massimo
    [J]. INTEGRATED CIRCUIT AND SYSTEMS DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2009, 5349 : 42 - +
  • [5] Sleep-Transistor Based Power-Gating Tradeoff Analyses
    Rosinger, Sven
    Nebel, Wolfgang
    [J]. INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2013, 7606 : 1 - 10
  • [6] Leakage Reduction of Power-Gating Sequential Circuits Based on Complementary Pass-transistor Adiabatic Logic Circuits
    Zhang, Weiqiang
    Zhang, Yu
    Shi Xuhua
    Hu, Jianping
    [J]. 2010 INTERNATIONAL CONFERENCE ON INNOVATIVE COMPUTING AND COMMUNICATION AND 2010 ASIA-PACIFIC CONFERENCE ON INFORMATION TECHNOLOGY AND OCEAN ENGINEERING: CICC-ITOE 2010, PROCEEDINGS, 2010, : 282 - 285
  • [7] Integrating Clock Gating and Power Gating for Combined Dynamic and Leakage Power Optimization in Digital CMOS Circuits
    Macii, E.
    Bolzani, L.
    Calimera, A.
    Macii, A.
    Poncino, M.
    [J]. 11TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN - ARCHITECTURES, METHODS AND TOOLS : DSD 2008, PROCEEDINGS, 2008, : 298 - 303
  • [8] Leakage Reduction of Improved CAL Registers Using MTCMOS Power-Gating Scheme in Nanometer CMOS Processes
    Zhu, Jiaguo
    Hu, Jianping
    [J]. NANOTECHNOLOGY AND COMPUTER ENGINEERING, 2010, 121-122 : 281 - 286
  • [9] Timing-Driven Row-Based Power Gating
    Sathanur, A.
    Pullini, A.
    Benini, L.
    Macii, A.
    Macii, E.
    Poncino, M.
    [J]. ISLPED'07: PROCEEDINGS OF THE 2007 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2007, : 104 - 109
  • [10] A novel methodology to reduce leakage power in CMOS complementary circuits
    Lakshmikanthan, Preetham
    Nunez, Adrian
    [J]. INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2006, 4148 : 614 - 623