Computational delay models to estimate the delay of floating cubes in CMOS circuits

被引:0
|
作者
Guerrero, D [1 ]
Wilke, G
Güntzel, JL
Bellido, MJ
Chico, JJ
Ruiz-de-Clavijo, P
Millan, A
机构
[1] Univ Fed Rio Grande do Sul, Inst Informat, Porto Alegre, RS, Brazil
[2] Univ Fed Pelotas, Dept Matemat Estatist & Computacao, Pelotas, RS, Brazil
[3] Ctr Nacl Microelect, Inst Microelect Sevilla, Seville, Spain
[4] Univ Seville, Dept Tecnol Elect, Seville, Spain
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The verification of the timing requirements of large VLSI circuits is generally performed by using simulation or timing analysis on each combinational block of the circuit. A key factor in timing analysis is the election of the delay model type. Pin-to-pin delay models are usually employed, but their application is limited in timing analysis when dealing with floating mode or complex gates. This paper does not introduce a delay model but a delay model type called Transistor Path Delay Model (TPDM). This new type of delay model is specially useful for timing analysis in floating mode, since it is not required to know the whole input sequence to apply it, and can manage complex CMOS gates. An algorithm to get upper bounds on the stabilization time of each gate output using TPDM is also introduced.
引用
收藏
页码:501 / 510
页数:10
相关论文
共 50 条