Computational delay models to estimate the delay of floating cubes in CMOS circuits

被引:0
|
作者
Guerrero, D [1 ]
Wilke, G
Güntzel, JL
Bellido, MJ
Chico, JJ
Ruiz-de-Clavijo, P
Millan, A
机构
[1] Univ Fed Rio Grande do Sul, Inst Informat, Porto Alegre, RS, Brazil
[2] Univ Fed Pelotas, Dept Matemat Estatist & Computacao, Pelotas, RS, Brazil
[3] Ctr Nacl Microelect, Inst Microelect Sevilla, Seville, Spain
[4] Univ Seville, Dept Tecnol Elect, Seville, Spain
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The verification of the timing requirements of large VLSI circuits is generally performed by using simulation or timing analysis on each combinational block of the circuit. A key factor in timing analysis is the election of the delay model type. Pin-to-pin delay models are usually employed, but their application is limited in timing analysis when dealing with floating mode or complex gates. This paper does not introduce a delay model but a delay model type called Transistor Path Delay Model (TPDM). This new type of delay model is specially useful for timing analysis in floating mode, since it is not required to know the whole input sequence to apply it, and can manage complex CMOS gates. An algorithm to get upper bounds on the stabilization time of each gate output using TPDM is also introduced.
引用
收藏
页码:501 / 510
页数:10
相关论文
共 50 条
  • [21] Delay time estimation model for large digital CMOS circuits
    Kim, DW
    Choi, TY
    VLSI DESIGN, 2000, 11 (02) : 161 - 173
  • [22] GENERIC LINEAR RC DELAY MODELING FOR DIGITAL CMOS CIRCUITS
    DENG, AC
    SHIAU, YC
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1990, 9 (04) : 367 - 376
  • [23] Delay Minimisation in CMOS Combinational Arithmetic Circuits for Low Power
    Dinesh, B.
    Jagadeesh, R.
    Kathirvelu, M.
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2014,
  • [24] GROUP DELAY AS AN ESTIMATE OF DELAY IN LOGIC
    VLACH, J
    BARBY, JA
    VANNELLI, A
    TALKHAN, T
    SHI, CJ
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1991, 10 (07) : 949 - 953
  • [25] Delay Optimization Considering Power Saving in Dynamic CMOS Circuits
    Yelamarthi, Kumar
    Chen, Chien-In Henry
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 364 - 369
  • [26] Power estimation and reduction of CMOS circuits considering gate delay
    Ueda, H
    Kinoshita, K
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1999, E82D (01) : 301 - 308
  • [27] Floating-body effects on propagation delay in SOI/CMOS LSIs
    Ueda, K
    Morinaka, H
    Yamaguchi, Y
    Iwamatsu, T
    Kim, IJ
    Inoue, Y
    Mashiko, K
    Sumi, T
    1996 IEEE INTERNATIONAL SOI CONFERENCE PROCEEDINGS, 1996, : 142 - 143
  • [28] COMPUTATION OF FLOATING MODE DELAY IN COMBINATIONAL-CIRCUITS - PRACTICE AND IMPLEMENTATION
    DEVADAS, S
    KEUTZER, K
    MALIK, S
    WANG, A
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1993, 12 (12) : 1924 - 1936
  • [29] COMPUTATION OF FLOATING MODE DELAY IN COMBINATIONAL-CIRCUITS - THEORY AND ALGORITHMS
    DEVADAS, S
    KEUTZER, K
    MALIK, S
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1993, 12 (12) : 1913 - 1923
  • [30] CMOS gate delay models for general RLC loading
    Arunachalam, R
    Dartu, F
    Pileggi, LT
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1997, : 224 - 229