On the realisation of delay-insensitive asynchronous circuits with CMOS ternary logic

被引:5
|
作者
Mariani, R
Roncella, R
Saletti, R
Terreni, P
机构
关键词
D O I
10.1109/ASYNC.1997.587152
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The realisation of Delay-insensitive (DI) asynchronous circuits with a CMOS ternary logic is described in this paper. The main advantage of ternary logic is the easy realisation of a handshake protocol that significantly reduces the communication requirement, one of the major drawback of asynchronous logic. It is shown how general purpose delay-insensitive circuits are designed with standard ternary logic elements and an original completion detection circuit called watchful. Some elemental circuits (shift-register and adder) are designed and simulated and their performance is compared with other asynchronous solutions, showing that a better performance in term of power consumption has been achieved.
引用
收藏
页码:54 / 62
页数:9
相关论文
共 50 条
  • [1] A useful application of CMOS ternary logic to the realisation of asynchronous circuits
    Mariani, R
    Roncella, R
    Saletti, R
    Terreni, P
    [J]. 27TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC - 1997 PROCEEDINGS, 1997, : 203 - 208
  • [2] Diagrammatic reasoning for delay-insensitive asynchronous circuits
    [J]. Ghica, D.R., 1600, Springer Verlag (7860 LNCS):
  • [3] Embedding universal delay-insensitive circuits in asynchronous cellular spaces
    Lee, J
    Adachi, S
    Peper, F
    Morita, K
    [J]. FUNDAMENTA INFORMATICAE, 2003, 58 (3-4) : 295 - 320
  • [4] New ternary data encoding for delay-insensitive asynchronous design
    [J]. 1600, Science and Engineering Research Support Society, 20 Virginia Court, Sandy Bay, Tasmania, Australia (07):
  • [5] An Automated Design Flow Framework for Delay-Insensitive Asynchronous Circuits
    Thian, Ross
    Caley, Landon
    Arthurs, Aaron
    Hollosi, Brent
    Di, Jia
    [J]. 2012 PROCEEDINGS OF IEEE SOUTHEASTCON, 2012,
  • [6] AN ALGEBRA FOR DELAY-INSENSITIVE CIRCUITS
    JOSEPHS, MB
    UDDING, JT
    [J]. LECTURE NOTES IN COMPUTER SCIENCE, 1991, 531 : 343 - 352
  • [7] The Eventual C-Element Theorem for Delay-Insensitive Asynchronous Circuits
    Manohar, Rajit
    Moses, Yoram
    [J]. 2017 23RD IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS (ASYNC), 2017, : 102 - 109
  • [8] Analysis and Improvement of Delay-Insensitive Asynchronous Circuits Operating in Subthreshold Regime
    Coleman, David
    Di, Jia
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2010, 6 (02) : 320 - 324
  • [9] A 3-State Asynchronous CA for the Simulation of Delay-Insensitive Circuits
    Schneider, Oliver
    Worsch, Thomas
    [J]. CELLULAR AUTOMATA, ACRI 2012, 2012, 7495 : 565 - 574
  • [10] A New Approach for Gate-Level Delay-Insensitive Asynchronous Logic
    Zhao Wang
    Xiao He
    Carl Sechen
    [J]. Circuits, Systems, and Signal Processing, 2015, 34 : 1431 - 1459