On the realisation of delay-insensitive asynchronous circuits with CMOS ternary logic

被引:5
|
作者
Mariani, R
Roncella, R
Saletti, R
Terreni, P
机构
关键词
D O I
10.1109/ASYNC.1997.587152
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The realisation of Delay-insensitive (DI) asynchronous circuits with a CMOS ternary logic is described in this paper. The main advantage of ternary logic is the easy realisation of a handshake protocol that significantly reduces the communication requirement, one of the major drawback of asynchronous logic. It is shown how general purpose delay-insensitive circuits are designed with standard ternary logic elements and an original completion detection circuit called watchful. Some elemental circuits (shift-register and adder) are designed and simulated and their performance is compared with other asynchronous solutions, showing that a better performance in term of power consumption has been achieved.
引用
收藏
页码:54 / 62
页数:9
相关论文
共 50 条
  • [41] GALS networks on chip: A new solution for asynchronous delay-insensitive links
    Campobello, G.
    Castano, M.
    Ciofi, C.
    Mangano, D.
    [J]. 2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 1495 - +
  • [42] Geometry of Synthesis II: From Games to Delay-Insensitive Circuits
    Ghica, Dan R.
    Smith, Alex
    [J]. ELECTRONIC NOTES IN THEORETICAL COMPUTER SCIENCE, 2010, 265 : 301 - 324
  • [43] Fault detection and isolation techniques for quasi delay-insensitive circuits
    LaFrieda, C
    Manohar, R
    [J]. 2004 INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS, PROCEEDINGS, 2004, : 41 - 50
  • [44] Reducing Power Consumption with Relaxed Quasi Delay-Insensitive Circuits
    LaFrieda, Christopher
    Manohar, Rajit
    [J]. ASYNC: 2009 15TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, 2009, : 201 - 210
  • [45] On the effect of stuck-at faults on delay-insensitive nanoscale circuits
    Di, J
    Lala, PK
    Vasudevan, D
    [J]. DFT 2005: 20TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, 2005, : 371 - 379
  • [46] Moving from Weakly Endochronous Systems to Delay-Insensitive Circuits
    Dasgupta, S.
    Potop-Butucaru, D.
    Caillaud, B.
    Yakovlev, A.
    [J]. ELECTRONIC NOTES IN THEORETICAL COMPUTER SCIENCE, 2006, 146 (02) : 81 - 103
  • [47] Synthesis of Early Output Quasi Delay-Insensitive Combinational Circuits
    Oliveira, Duarte L.
    Cardoso, Nicolly N. M.
    Batista, Gracieth C.
    [J]. 2022 IEEE ANDESCON, 2022, : 19 - 24
  • [48] Automated energy calculation and estimation for delay-insensitive digital circuits
    Satagopan, Venkat
    Bhaskaran, Bonita
    Singh, Anshul
    Smith, Scott C.
    [J]. MICROELECTRONICS JOURNAL, 2007, 38 (10-11) : 1095 - 1107
  • [49] Framework of a Scalable Delay-Insensitive Asynchronous Platform Enabling Heterogeneous Concurrency
    Men, Liang
    Di, Jia
    [J]. 2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 113 - 116
  • [50] High-Throughput Compact Delay-Insensitive Asynchronous NoC Router
    Onizawa, Naoya
    Matsumoto, Atsushi
    Funazaki, Tomoyoshi
    Hanyu, Takahiro
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2014, 63 (03) : 637 - 649