High-Throughput Compact Delay-Insensitive Asynchronous NoC Router

被引:12
|
作者
Onizawa, Naoya [1 ]
Matsumoto, Atsushi [2 ]
Funazaki, Tomoyoshi [3 ]
Hanyu, Takahiro [4 ]
机构
[1] McGill Univ, Dept Elect & Comp Engn, Montreal, PQ H3A 0E9, Canada
[2] Gunma Natl Coll Technol, Dept Elect Media Technol, Maebashi, Gunma 3718530, Japan
[3] Denso Corp, Microcontroller IP R&D Dept, Adv Semicond R&D Div, Kariya, Aichi 4488661, Japan
[4] Tohoku Univ, Elect Commun Res Inst, Lab Brainware Syst, New Paradigm VLSI Syst Res Grp,Aoba Ku, Sendai, Miyagi 9808577, Japan
关键词
Network-on-chip (NoC); asynchronous circuits; reliability; level-encoded dual-rail (LEDR) encoding; on-chip networks; mesh topology; spidergon topology; NETWORK; INTERCONNECT;
D O I
10.1109/TC.2013.81
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new asynchronous delay-insensitive data-transmission method based on level-encoded dual-rail (LEDR) encoding with novel packet-structure restriction is proposed to realize a high-throughput network-on-chip (NoC) router together with a compact hardware. The use of LEDR encoding makes communication steps and the registers being used half in comparison with four-phase dual-rail encoding because the spacer information of the four-phase one is eliminated, which significantly improves the network throughput. By using the proposed packet structure, the phase information of header and tail flits is uniquely determined. Since the router can be asynchronously controlled by ignoring the phase information, the circuit is compactly implemented. As a result, the proposed asynchronous NoC router on a 0.13-mu m CMOS technology, has a 90 percent increase in throughput and a 34 percent decrease in energy dissipation with 25 percent area overhead in comparison with a conventional four-phase asynchronous NoC router under a postlayout simulation. Under a random traffic pattern in a 4 x 4 2D mesh topology, the proposed asynchronous NoC has a 140 percent increase in throughput and half packet latency compared with the conventional one. We also fabricate the asynchronous NoC based on the proposed router on a 0.13-mu m CMOS technology and demonstrate the chip correctly operates under a supply voltage of 0.6 to 1.8 V.
引用
收藏
页码:637 / 649
页数:13
相关论文
共 50 条
  • [1] Delay-insensitive computation in asynchronous cellular automata
    Lee, J
    Adachi, S
    Peper, F
    Mashiko, S
    [J]. JOURNAL OF COMPUTER AND SYSTEM SCIENCES, 2005, 70 (02) : 201 - 220
  • [2] Diagrammatic reasoning for delay-insensitive asynchronous circuits
    [J]. Ghica, D.R, 1600, Springer Verlag (7860 LNCS):
  • [3] Design of a High-Throughput NoC Router with Neighbor Flow Regulation
    Fu, Weiwei
    Shao, Jingcheng
    Xie, Bin
    Chen, Tianzhou
    Liu, Li
    [J]. 2012 IEEE 14TH INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING AND COMMUNICATIONS & 2012 IEEE 9TH INTERNATIONAL CONFERENCE ON EMBEDDED SOFTWARE AND SYSTEMS (HPCC-ICESS), 2012, : 493 - 500
  • [4] A High-Throughput Distributed Shared-Buffer NoC Router
    Soteriou, Vassos
    Ramanujam, Rohit Sunkam
    Lin, Bill
    Peh, Li-Shiuan
    [J]. IEEE COMPUTER ARCHITECTURE LETTERS, 2009, 8 (01) : 21 - 24
  • [5] Delay-Insensitive Asynchronous ALU for Cryogenic Temperature Environments
    Hollosi, Brent
    Barlow, Matthew
    Fu, Guoyuan
    Lee, Chris
    Di, Jia
    Smith, Scott C.
    Mantooth, H. Alan
    Schupbach, Marcelo
    [J]. 2008 51ST MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2008, : 322 - +
  • [6] Quasi delay-insensitive bus for fully asynchronous systems
    Molina, PA
    Cheung, PYK
    Bormann, DS
    [J]. ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 189 - 192
  • [7] A quasi delay-insensitive bus proposal for asynchronous systems
    Molina, PA
    Cheung, PYK
    [J]. THIRD INTERNATIONAL SYMPOSIUM ON ADVANCED RESEARCH IN ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 1997, : 126 - 139
  • [8] Embedding universal delay-insensitive circuits in asynchronous cellular spaces
    Lee, J
    Adachi, S
    Peper, F
    Morita, K
    [J]. FUNDAMENTA INFORMATICAE, 2003, 58 (3-4) : 295 - 320
  • [9] An Automated Design Flow Framework for Delay-Insensitive Asynchronous Circuits
    Thian, Ross
    Caley, Landon
    Arthurs, Aaron
    Hollosi, Brent
    Di, Jia
    [J]. 2012 PROCEEDINGS OF IEEE SOUTHEASTCON, 2012,
  • [10] Asynchronous comparison-based decoders for delay-insensitive codes
    Akella, V
    Vaidya, NH
    Redinbo, GR
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1998, 47 (07) : 802 - 811