Synthesis of Early Output Quasi Delay-Insensitive Combinational Circuits

被引:0
|
作者
Oliveira, Duarte L. [1 ]
Cardoso, Nicolly N. M. [1 ]
Batista, Gracieth C. [1 ]
机构
[1] Aeronaut Inst Technol, Elect Engn Div IEEA, Sao Jose Dos Campos, SP, Brazil
来源
关键词
asynchronous logic; QDI class; dual-rail encode; gate orphan; DESIGN;
D O I
10.1109/ANDESCON56260.2022.9989998
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Problems related to the clock signal are increasing nowadays in the design of synchronous systems in nanometer technology. Asynchronous circuits are an alternative design because they operate by event, so they do not use the clock signal. An essential class of asynchronous circuits that are robust to PVT (process, supply voltage, temperature) variations is the class called quasi delay insensitive (QDI). However, QDI circuits have high overhead in the area due to signal coding, which uses delay-insensitive code and the excessive use of C elements. This paper proposes an architecture based on basic gates to implement QDI combinatorial circuits (QDI_CC) that require a reduced number of C elements in most applications. The QDI_CC circuits implemented in the new architecture interact with the environment in early output; therefore, they are robust in interacting with the environment, requiring a simple timing assumption. The proposal provides to be promising for a set of ten benchmarks comparing the proposed method with three methods from the literature. Our proposal obtained an average reduction of 65.3% in the number of transistors.
引用
收藏
页码:19 / 24
页数:6
相关论文
共 50 条
  • [1] Slack matching quasi delay-insensitive circuits
    Prakash, Piyush
    Martin, Alain J.
    [J]. 12TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2006, : 195 - 204
  • [2] Timing Driven Placement for Quasi Delay-Insensitive Circuits
    Karmazin, Robert
    Longfield, Stephen, Jr.
    Otero, Carlos Tadeo Ortega
    Manohar, Rajit
    [J]. 21ST IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS (ASYNC 2015), 2015, : 45 - 52
  • [3] AN ALGEBRA FOR DELAY-INSENSITIVE CIRCUITS
    JOSEPHS, MB
    UDDING, JT
    [J]. LECTURE NOTES IN COMPUTER SCIENCE, 1991, 531 : 343 - 352
  • [4] Reducing Power Consumption with Relaxed Quasi Delay-Insensitive Circuits
    LaFrieda, Christopher
    Manohar, Rajit
    [J]. ASYNC: 2009 15TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, 2009, : 201 - 210
  • [5] Fault detection and isolation techniques for quasi delay-insensitive circuits
    LaFrieda, C
    Manohar, R
    [J]. 2004 INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS, PROCEEDINGS, 2004, : 41 - 50
  • [6] Synthesis of nanoelectronic circuits on delay-insensitive cellular arrays
    Di, J
    Lala, PK
    Vasudevan, D
    [J]. DELTA 2006: THIRD IEEE INTERNATIONAL WORKSHOP ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, 2006, : 149 - +
  • [7] Syntax-directed translation for the synthesis of delay-insensitive circuits
    Leung, S.C.
    Li, Hon F.
    [J]. 1600, (02):
  • [8] Efficient delay-insensitive RSFQ circuits
    Patra, P
    Fussell, DS
    [J]. INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1996, : 413 - 418
  • [9] Analyzing specifications for delay-insensitive circuits
    Verhoeff, T
    [J]. ADVANCED RESEARCH IN ASYNCHRONOUS CIRCUITS AND SYSTEMS - FOURTH INTERNATIONAL SYMPOSIUM, 1998, : 172 - 183
  • [10] Geometry of Synthesis II: From Games to Delay-Insensitive Circuits
    Ghica, Dan R.
    Smith, Alex
    [J]. ELECTRONIC NOTES IN THEORETICAL COMPUTER SCIENCE, 2010, 265 : 301 - 324