Low-complexity bit-parallel systolic Montgomery multipliers for special classes of GF(2m)

被引:72
|
作者
Lee, CY
Horng, JS
Jou, IC
Lu, EH
机构
[1] Chunghwa Telecommun Labs, Program Coordinat Dept, Tao Yuan 320, Taiwan
[2] Natl Kaohsiung First Univ, Dept Comp & Commun Engn, Kaohsiung 811, Taiwan
[3] Chang Gung Univ, Dept Elect Engn, Tao Yuan 333, Taiwan
关键词
bit-parallel systolic multiplier; finite field; irreducible trinomial; montgomery multiplication; irreducible AOP;
D O I
10.1109/TC.2005.147
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Recently, cryptographic applications based on finite fields have attracted much interest. This paper presents a transformation method to implement low-complexity Montgomery multipliers for all-one polynomials and trinomials. Using this method, we proposed a new bit-parallel systolic architecture for computing multiplications over GF(2(m)). These new multipliers have a latency m + 1 clock cycles and each cell incorporates at most one 2-input AND gate, two 2-input XOR gates, and four 1-bit latches. Moreover, these new multipliers are shown to exhibit significantly lower latency and circuit complexity than the related systolic multipliers and are highly appropriate for VLSI systems because of their regular interconnection pattern, modular structure, and fully inherent parallelism.
引用
收藏
页码:1061 / 1070
页数:10
相关论文
共 50 条
  • [1] Low-complexity bit-parallel systolic multipliers over GF(2m)
    Lee, Chiou-Yng
    [J]. INTEGRATION-THE VLSI JOURNAL, 2008, 41 (01) : 106 - 112
  • [2] Low-complexity bit-parallel systolic multipliers over GF(2m)
    Chiou-Yng Lee
    Chin-Chin Chen
    Yuan-Ho Chen
    Erl-Huei Lu
    [J]. 2006 IEEE INTERNATIONAL CONFERENCE ON SYSTEMS, MAN, AND CYBERNETICS, VOLS 1-6, PROCEEDINGS, 2006, : 1160 - 1165
  • [3] Bit-parallel systolic modular multipliers for a class of GF(2m)
    Lee, CY
    Lu, EH
    Lee, JY
    [J]. ARITH-15 2001: 15TH SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 2001, : 51 - 58
  • [4] The design of a low-complexity systolic architecture for fast bit-parallel exponentiation in a class of GF(2m)
    Lee, CY
    Lu, EH
    Sun, LF
    [J]. 2000 5TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING PROCEEDINGS, VOLS I-III, 2000, : 598 - 605
  • [5] Efficient design of low-complexity bit-parallel systolic hankel multipliers to implement multiplication in normal and dual bases of GF (2m)
    Lee, CY
    Chiou, CW
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2005, E88A (11): : 3169 - 3179
  • [6] Low Complexity Digit Serial Systolic Montgomery Multipliers for Special Class of GF(2m)
    Talapatra, Somsubhra
    Rahaman, Hafizur
    Mathew, Jimson
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (05) : 847 - 852
  • [8] High-speed bit-parallel systolic multipliers for a class of GF(2m)
    Lee, CY
    Lu, EH
    Jau-Yien
    [J]. 2001 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2001, : 291 - 294
  • [9] Ringed bit-parallel systolic multipliers over a class of fields GF(2m)
    Ting, YR
    Lu, EH
    Lu, YC
    [J]. INTEGRATION-THE VLSI JOURNAL, 2005, 38 (04) : 571 - 578
  • [10] Reconfigurable implementation of GF(2m) bit-parallel multipliers
    Imana, Jose L.
    [J]. PROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2018, : 893 - 896