共 50 条
- [2] Low-complexity bit-parallel systolic multipliers over GF(2m) 2006 IEEE INTERNATIONAL CONFERENCE ON SYSTEMS, MAN, AND CYBERNETICS, VOLS 1-6, PROCEEDINGS, 2006, : 1160 - 1165
- [3] Low-complexity bit-parallel systolic architecture for computing AB2+C in a class of finite field GF(2m) IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2001, 48 (05): : 519 - 523
- [6] Bit-parallel systolic modular multipliers for a class of GF(2m) ARITH-15 2001: 15TH SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 2001, : 51 - 58
- [8] Efficient design of low-complexity bit-parallel systolic hankel multipliers to implement multiplication in normal and dual bases of GF (2m) IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2005, E88A (11): : 3169 - 3179
- [9] Low-complexity bit-parallel systolic architectures for computing A(x)B2(x) over GF(2m) IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2006, 153 (04): : 399 - 406
- [10] Low complexity bit-parallel systolic multiplier over GF(2m) using irreducible trinomials IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2003, 150 (01): : 39 - 42