The design of a low-complexity systolic architecture for fast bit-parallel exponentiation in a class of GF(2m)

被引:0
|
作者
Lee, CY [1 ]
Lu, EH [1 ]
Sun, LF [1 ]
机构
[1] Chunghwa Telecom Lab, Tayuan, Taiwan
关键词
bit-parallel systolic multipliers; inner product; cyclic shifting; irreducible AOP; canonical basis;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Recently, bit-parallel architecture for hardware implementation in GF(2(m)) is of practical concern. In this paper, we presents a new inner product multiplication algorithm that is an alternative develop in a polynomial basis for the field GF(2(m)) generated by an irreducible all one polynomial (AOP). The algorithm is more efficient to construct a low-complexity bit-parallel architecture for computing AB multiplication. The complexity of the designed multiplier only requires the latency of m+2 clock delays and the complexity of basic cell comprises one 2-input AND gate, one 2-input XOR gate, and four latches. Meanwhile, the designed multiplication tree, based on the characteristic of a binary tree, uses the ideal AB multiplier to compute exponentiation in GF(2(m)). The latency of exponentiation only requires (m+2)[log(2)m]+1 clock cycles. The cyclic time (a clock period) of our presented architectures desires one-gate delay. For the computing exponentiation in GF(2(m)), it turns out that our designed exponentiation is more efficient as it leads to simpler architecture and accelerates computation.
引用
下载
收藏
页码:598 / 605
页数:8
相关论文
共 50 条
  • [1] Low-complexity bit-parallel systolic multipliers over GF(2m)
    Lee, Chiou-Yng
    INTEGRATION-THE VLSI JOURNAL, 2008, 41 (01) : 106 - 112
  • [2] Low-complexity bit-parallel systolic multipliers over GF(2m)
    Chiou-Yng Lee
    Chin-Chin Chen
    Yuan-Ho Chen
    Erl-Huei Lu
    2006 IEEE INTERNATIONAL CONFERENCE ON SYSTEMS, MAN, AND CYBERNETICS, VOLS 1-6, PROCEEDINGS, 2006, : 1160 - 1165
  • [3] Low-complexity bit-parallel systolic architecture for computing AB2+C in a class of finite field GF(2m)
    Lee, CY
    Lu, EH
    Sun, LF
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2001, 48 (05): : 519 - 523
  • [4] Low-complexity bit-parallel systolic Montgomery multipliers for special classes of GF(2m)
    Lee, CY
    Horng, JS
    Jou, IC
    Lu, EH
    IEEE TRANSACTIONS ON COMPUTERS, 2005, 54 (09) : 1061 - 1070
  • [5] Low complexity bit-parallel systolic architecture for computing C+AB2 over a class of GF(2m)
    Ting, YR
    Lu, EH
    Lee, JY
    INTEGRATION-THE VLSI JOURNAL, 2004, 37 (03) : 167 - 176
  • [6] Bit-parallel systolic modular multipliers for a class of GF(2m)
    Lee, CY
    Lu, EH
    Lee, JY
    ARITH-15 2001: 15TH SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 2001, : 51 - 58
  • [7] Low-complexity design of bit-parallel dual-basis multiplier over GF(2m)
    Wang, J. -H.
    Chang, H. W.
    Chiou, C. W.
    Liang, W. -Y.
    IET INFORMATION SECURITY, 2012, 6 (04) : 324 - 328
  • [8] Efficient design of low-complexity bit-parallel systolic hankel multipliers to implement multiplication in normal and dual bases of GF (2m)
    Lee, CY
    Chiou, CW
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2005, E88A (11): : 3169 - 3179
  • [9] Low-complexity bit-parallel systolic architectures for computing A(x)B2(x) over GF(2m)
    Lee, C. -Y.
    Chiou, C. W.
    Deng, A. -W.
    Lin, J. -M
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2006, 153 (04): : 399 - 406
  • [10] Low complexity bit-parallel systolic multiplier over GF(2m) using irreducible trinomials
    Lee, CY
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2003, 150 (01): : 39 - 42