Low complexity bit-parallel systolic multiplier over GF(2m) using irreducible trinomials

被引:50
|
作者
Lee, CY [1 ]
机构
[1] Chungwha Telecommun Lab, Tao Yuan, Taiwan
来源
关键词
D O I
10.1049/ip-cdt:20030061
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A bit-parallel systolic multiplier in the finite field GF(2(m)) over the polynomial basis, where irreducible trinomials x(m) + x(n) + 1 generate the fields GF(2(m)) is presented. The latency of the proposed multiplier requires only 2m - 1 clock cycles. The architecture has the advantage of low latency, low circuit complexity and high throughput, as compared with traditional systolic multipliers. Moreover, the multiplier is highly regular, modular, and therefore, well-suited for VLSI implementation.
引用
收藏
页码:39 / 42
页数:4
相关论文
共 50 条
  • [1] Bit-parallel systolic multiplier over GF(2m) for irreducible trinomials with ASIC and FPGA implementations
    Mathe, Sudha Ellison
    Boppanal, Lakshmi
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (04) : 315 - 325
  • [2] Compact Bit-Parallel Systolic Multiplier Over GF(2m)
    Ibrahim, Atef
    Gebali, Fayez
    Bouteraa, Yassine
    Tariq, Usman
    Ahanger, Tariq
    Alnowaiser, Khaled
    [J]. IEEE CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING, 2021, 44 (02): : 199 - 205
  • [3] Efficient Bit-Parallel Systolic Multiplier over GF (2m)
    Mozhi, S. Arul
    Ramya, P.
    [J]. 2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 4899 - 4902
  • [4] Efficient Bit-Parallel Systolic Multiplier over GF (2m)
    Mozhi, S. Arul
    Ramya, P.
    [J]. 2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 4800 - 4803
  • [5] Design and Implementation of a Novel Bit-Parallel Systolic Multiplier Over GF(2m) for Irreducible Pentanomials
    Mathe, Sudha Ellison
    Boppana, Lakshmi
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (14)
  • [6] Low-complexity bit-parallel systolic multipliers over GF(2m)
    Lee, Chiou-Yng
    [J]. INTEGRATION-THE VLSI JOURNAL, 2008, 41 (01) : 106 - 112
  • [7] Low-complexity bit-parallel systolic multipliers over GF(2m)
    Chiou-Yng Lee
    Chin-Chin Chen
    Yuan-Ho Chen
    Erl-Huei Lu
    [J]. 2006 IEEE INTERNATIONAL CONFERENCE ON SYSTEMS, MAN, AND CYBERNETICS, VOLS 1-6, PROCEEDINGS, 2006, : 1160 - 1165
  • [8] A systolic bit-parallel multiplier with flexible latency and complexity over GF(2m) using polynomial basis
    Zhang, Jingxian
    Song, Zheng
    Hu, Qingsheng
    [J]. ADVANCED MATERIALS AND ENGINEERING MATERIALS, PTS 1 AND 2, 2012, 457-458 : 848 - 855
  • [9] Speedup of bit-parallel Karatsuba multiplier in GF(2m) generated by trinomials
    Li, Yin
    Chen, Gong-liang
    Li, Jian-hua
    [J]. INFORMATION PROCESSING LETTERS, 2011, 111 (08) : 390 - 394
  • [10] NEW BIT-SERIAL SYSTOLIC MULTIPLIER FOR GF(2M) USING IRREDUCIBLE TRINOMIALS
    DIAB, M
    POLI, A
    [J]. ELECTRONICS LETTERS, 1991, 27 (13) : 1183 - 1184