Low complexity bit-parallel systolic multiplier over GF(2m) using irreducible trinomials

被引:50
|
作者
Lee, CY [1 ]
机构
[1] Chungwha Telecommun Lab, Tao Yuan, Taiwan
来源
关键词
D O I
10.1049/ip-cdt:20030061
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A bit-parallel systolic multiplier in the finite field GF(2(m)) over the polynomial basis, where irreducible trinomials x(m) + x(n) + 1 generate the fields GF(2(m)) is presented. The latency of the proposed multiplier requires only 2m - 1 clock cycles. The architecture has the advantage of low latency, low circuit complexity and high throughput, as compared with traditional systolic multipliers. Moreover, the multiplier is highly regular, modular, and therefore, well-suited for VLSI implementation.
引用
下载
收藏
页码:39 / 42
页数:4
相关论文
共 50 条