The design of a low-complexity systolic architecture for fast bit-parallel exponentiation in a class of GF(2m)

被引:0
|
作者
Lee, CY [1 ]
Lu, EH [1 ]
Sun, LF [1 ]
机构
[1] Chunghwa Telecom Lab, Tayuan, Taiwan
关键词
bit-parallel systolic multipliers; inner product; cyclic shifting; irreducible AOP; canonical basis;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Recently, bit-parallel architecture for hardware implementation in GF(2(m)) is of practical concern. In this paper, we presents a new inner product multiplication algorithm that is an alternative develop in a polynomial basis for the field GF(2(m)) generated by an irreducible all one polynomial (AOP). The algorithm is more efficient to construct a low-complexity bit-parallel architecture for computing AB multiplication. The complexity of the designed multiplier only requires the latency of m+2 clock delays and the complexity of basic cell comprises one 2-input AND gate, one 2-input XOR gate, and four latches. Meanwhile, the designed multiplication tree, based on the characteristic of a binary tree, uses the ideal AB multiplier to compute exponentiation in GF(2(m)). The latency of exponentiation only requires (m+2)[log(2)m]+1 clock cycles. The cyclic time (a clock period) of our presented architectures desires one-gate delay. For the computing exponentiation in GF(2(m)), it turns out that our designed exponentiation is more efficient as it leads to simpler architecture and accelerates computation.
引用
收藏
页码:598 / 605
页数:8
相关论文
共 50 条
  • [41] Low complexity bit-parallel multipliers for GF(2m) with generator polynomial xm+xk+1
    Elia, M
    Leone, M
    Visentin, C
    ELECTRONICS LETTERS, 1999, 35 (07) : 551 - 552
  • [42] Bit-parallel systolic multiplier over GF(2m) for irreducible trinomials with ASIC and FPGA implementations
    Mathe, Sudha Ellison
    Boppanal, Lakshmi
    IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (04) : 315 - 325
  • [43] Low complexity systolic architecture for modular multiplication over GF(2m)
    Kim, Hyun-Sung
    Lee, Sung-Woon
    COMPUTATIONAL SCIENCE - ICCS 2006, PT 1, PROCEEDINGS, 2006, 3991 : 634 - 640
  • [44] Scalable and systolic architecture for computing double exponentiation over GF(2m)
    Lee, Chiou-Yng
    Lin, Jim-Min
    Chiou, Che Wun
    ACTA APPLICANDAE MATHEMATICAE, 2006, 93 (1-3) : 161 - 178
  • [45] Scalable and Systolic Architecture for Computing Double Exponentiation Over GF(2m)
    Chiou-Yng Lee
    Jim-Min Lin
    Che Wun Chiou
    Acta Applicandae Mathematica, 2006, 93 : 161 - 178
  • [46] New bit-parallel systolic multiplier over GF(2m) using the modified booth's algorithm
    Lee, Chiou-Yng
    Chiu, Yu-Hsin
    Chiou, Che Wun
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 610 - +
  • [47] Speedup of bit-parallel Karatsuba multiplier in GF(2m) generated by trinomials
    Li, Yin
    Chen, Gong-liang
    Li, Jian-hua
    INFORMATION PROCESSING LETTERS, 2011, 111 (08) : 390 - 394
  • [48] Efficient bit-parallel multipliers over finite fields GF(2m)
    Lee, Chiou-Yng
    Meher, Pramod Kumar
    COMPUTERS & ELECTRICAL ENGINEERING, 2010, 36 (05) : 955 - 968
  • [49] Low complexity bit-parallel multiplier for GF(2m) defined by all-one polynomials using redundant representation
    Chang, KY
    Hong, DW
    Cho, HS
    IEEE TRANSACTIONS ON COMPUTERS, 2005, 54 (12) : 1628 - 1630
  • [50] Bit-Serial and Bit-Parallel Montgomery Multiplication and Squaring over GF(2m)
    Hariri, Arash
    Reyhani-Masoleh, Arash
    IEEE TRANSACTIONS ON COMPUTERS, 2009, 58 (10) : 1332 - 1345