The design of a low-complexity systolic architecture for fast bit-parallel exponentiation in a class of GF(2m)

被引:0
|
作者
Lee, CY [1 ]
Lu, EH [1 ]
Sun, LF [1 ]
机构
[1] Chunghwa Telecom Lab, Tayuan, Taiwan
关键词
bit-parallel systolic multipliers; inner product; cyclic shifting; irreducible AOP; canonical basis;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Recently, bit-parallel architecture for hardware implementation in GF(2(m)) is of practical concern. In this paper, we presents a new inner product multiplication algorithm that is an alternative develop in a polynomial basis for the field GF(2(m)) generated by an irreducible all one polynomial (AOP). The algorithm is more efficient to construct a low-complexity bit-parallel architecture for computing AB multiplication. The complexity of the designed multiplier only requires the latency of m+2 clock delays and the complexity of basic cell comprises one 2-input AND gate, one 2-input XOR gate, and four latches. Meanwhile, the designed multiplication tree, based on the characteristic of a binary tree, uses the ideal AB multiplier to compute exponentiation in GF(2(m)). The latency of exponentiation only requires (m+2)[log(2)m]+1 clock cycles. The cyclic time (a clock period) of our presented architectures desires one-gate delay. For the computing exponentiation in GF(2(m)), it turns out that our designed exponentiation is more efficient as it leads to simpler architecture and accelerates computation.
引用
下载
收藏
页码:598 / 605
页数:8
相关论文
共 50 条
  • [21] Efficient Bit-Parallel Systolic Multiplier over GF (2m)
    Mozhi, S. Arul
    Ramya, P.
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 4800 - 4803
  • [22] Bit-Parallel Systolic Architecture for AB and AB2 Multiplications over GF(2m)
    Kim K.-W.
    IEICE Transactions on Electronics, 2022, E105.C (05) : 203 - 206
  • [23] BIT-LEVEL SYSTOLIC ARRAY FOR FAST EXPONENTIATION IN GF(2M)
    WANG, CL
    IEEE TRANSACTIONS ON COMPUTERS, 1994, 43 (07) : 838 - 841
  • [24] Universal VLSI architecture for bit-parallel computation in GF(2m)
    Lin, CC
    Chang, FK
    Chang, HC
    Lee, CY
    PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 125 - 128
  • [25] High-performance computing VLSI system for bit-parallel exponentiation in GF(2m)
    Han, Y.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2014, 101 (03) : 287 - 299
  • [26] A fast inversion algorithm and low-complexity architecture over GF(2m)
    Kim, S
    Chang, NS
    Kim, CH
    Park, YH
    Lim, J
    COMPUTATIONAL INTELLIGENCE AND SECURITY, PT 2, PROCEEDINGS, 2005, 3802 : 1 - +
  • [27] A systolic bit-parallel multiplier with flexible latency and complexity over GF(2m) using polynomial basis
    Zhang, Jingxian
    Song, Zheng
    Hu, Qingsheng
    ADVANCED MATERIALS AND ENGINEERING MATERIALS, PTS 1 AND 2, 2012, 457-458 : 848 - 855
  • [28] Design and Implementation of a Novel Bit-Parallel Systolic Multiplier Over GF(2m) for Irreducible Pentanomials
    Mathe, Sudha Ellison
    Boppana, Lakshmi
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (14)
  • [30] Low-latency area-efficient systolic bit-parallel GF(2m) multiplier for a narrow class of trinomials
    Pillutla, Siva Ramakrishna
    Boppana, Lakshmi
    MICROELECTRONICS JOURNAL, 2021, 117