Low-complexity bit-parallel systolic Montgomery multipliers for special classes of GF(2m)

被引:72
|
作者
Lee, CY
Horng, JS
Jou, IC
Lu, EH
机构
[1] Chunghwa Telecommun Labs, Program Coordinat Dept, Tao Yuan 320, Taiwan
[2] Natl Kaohsiung First Univ, Dept Comp & Commun Engn, Kaohsiung 811, Taiwan
[3] Chang Gung Univ, Dept Elect Engn, Tao Yuan 333, Taiwan
关键词
bit-parallel systolic multiplier; finite field; irreducible trinomial; montgomery multiplication; irreducible AOP;
D O I
10.1109/TC.2005.147
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Recently, cryptographic applications based on finite fields have attracted much interest. This paper presents a transformation method to implement low-complexity Montgomery multipliers for all-one polynomials and trinomials. Using this method, we proposed a new bit-parallel systolic architecture for computing multiplications over GF(2(m)). These new multipliers have a latency m + 1 clock cycles and each cell incorporates at most one 2-input AND gate, two 2-input XOR gates, and four 1-bit latches. Moreover, these new multipliers are shown to exhibit significantly lower latency and circuit complexity than the related systolic multipliers and are highly appropriate for VLSI systems because of their regular interconnection pattern, modular structure, and fully inherent parallelism.
引用
收藏
页码:1061 / 1070
页数:10
相关论文
共 50 条
  • [31] Scalable and systolic Montgomery multipliers over GF(2m)
    Chen, Chin-Chin
    Lee, Chiou-Yng
    Lu, Erl-Huei
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (07) : 1763 - 1771
  • [32] Low complexity bit-parallel systolic architecture for computing C+AB2 over a class of GF(2m)
    Ting, YR
    Lu, EH
    Lee, JY
    [J]. INTEGRATION-THE VLSI JOURNAL, 2004, 37 (03) : 167 - 176
  • [33] Derivation of reduced test vectors for bit-parallel multipliers over GF(2m)
    Rahaman, H.
    Mathew, J.
    Pradhan, D. K.
    Jabir, A. M.
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2008, 57 (09) : 1289 - 1294
  • [34] Bit-parallel systolic multipliers for GF(2m) fields defined by all-one and equally spaced polynomials
    Lee, CY
    Lu, EH
    Lee, JY
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2001, 50 (05) : 385 - 393
  • [35] A systolic bit-parallel multiplier with flexible latency and complexity over GF(2m) using polynomial basis
    Zhang, Jingxian
    Song, Zheng
    Hu, Qingsheng
    [J]. ADVANCED MATERIALS AND ENGINEERING MATERIALS, PTS 1 AND 2, 2012, 457-458 : 848 - 855
  • [36] Efficient bit-parallel systolic architecture for multiplication and squaring over GF(2m)
    Kim, Kee-Won
    Kim, Seung-Hoon
    [J]. IEICE ELECTRONICS EXPRESS, 2018, 15 (02):
  • [37] Low complexity bit-parallel normal bases multipliers for GF(2n)
    Fan, H
    Dai, Y
    [J]. ELECTRONICS LETTERS, 2004, 40 (01) : 24 - 26
  • [38] High-Throughput Low-Complexity Systolic Montgomery Multiplication Over GF(2m) Based on Trinomials
    Bayat-Sarmadi, Siavash
    Farmani, Mohammad
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (04) : 377 - 381
  • [39] High Speed Bit-Parallel Systolic Multiplier over GF (2m) for Cryptographic Application
    Sargunam, B.
    Mozhi, S. Arul
    Dhanasekaran, R.
    [J]. 2012 IEEE INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2012, : 244 - 247
  • [40] Low-complexity Parallel and Serial Systolic Architectures for AB2 Multiplication in GF(2m)
    Kim, Kee-Won
    Lee, Won-Jin
    [J]. IETE TECHNICAL REVIEW, 2013, 30 (02) : 134 - 141