共 50 条
- [35] A systolic bit-parallel multiplier with flexible latency and complexity over GF(2m) using polynomial basis [J]. ADVANCED MATERIALS AND ENGINEERING MATERIALS, PTS 1 AND 2, 2012, 457-458 : 848 - 855
- [36] Efficient bit-parallel systolic architecture for multiplication and squaring over GF(2m) [J]. IEICE ELECTRONICS EXPRESS, 2018, 15 (02):
- [39] High Speed Bit-Parallel Systolic Multiplier over GF (2m) for Cryptographic Application [J]. 2012 IEEE INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2012, : 244 - 247