Low-complexity bit-parallel systolic Montgomery multipliers for special classes of GF(2m)

被引:72
|
作者
Lee, CY
Horng, JS
Jou, IC
Lu, EH
机构
[1] Chunghwa Telecommun Labs, Program Coordinat Dept, Tao Yuan 320, Taiwan
[2] Natl Kaohsiung First Univ, Dept Comp & Commun Engn, Kaohsiung 811, Taiwan
[3] Chang Gung Univ, Dept Elect Engn, Tao Yuan 333, Taiwan
关键词
bit-parallel systolic multiplier; finite field; irreducible trinomial; montgomery multiplication; irreducible AOP;
D O I
10.1109/TC.2005.147
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Recently, cryptographic applications based on finite fields have attracted much interest. This paper presents a transformation method to implement low-complexity Montgomery multipliers for all-one polynomials and trinomials. Using this method, we proposed a new bit-parallel systolic architecture for computing multiplications over GF(2(m)). These new multipliers have a latency m + 1 clock cycles and each cell incorporates at most one 2-input AND gate, two 2-input XOR gates, and four 1-bit latches. Moreover, these new multipliers are shown to exhibit significantly lower latency and circuit complexity than the related systolic multipliers and are highly appropriate for VLSI systems because of their regular interconnection pattern, modular structure, and fully inherent parallelism.
引用
收藏
页码:1061 / 1070
页数:10
相关论文
共 50 条
  • [21] Low complexity bit-parallel multipliers for GF(2m) with generator polynomial xm+xk+1
    Elia, M
    Leone, M
    Visentin, C
    [J]. ELECTRONICS LETTERS, 1999, 35 (07) : 551 - 552
  • [22] Compact Bit-Parallel Systolic Multiplier Over GF(2m)
    Ibrahim, Atef
    Gebali, Fayez
    Bouteraa, Yassine
    Tariq, Usman
    Ahanger, Tariq
    Alnowaiser, Khaled
    [J]. IEEE CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING, 2021, 44 (02): : 199 - 205
  • [23] Low complexity bit serial systolic multipliers over GF(2m) for three classes of finite fields
    Kwon, S
    [J]. INFORMATION AND COMMUNICATIONS SECURITY, PROCEEDINGS, 2002, 2513 : 209 - 216
  • [24] Efficient Bit-Parallel Systolic Multiplier over GF (2m)
    Mozhi, S. Arul
    Ramya, P.
    [J]. 2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 4899 - 4902
  • [25] Efficient Bit-Parallel Systolic Multiplier over GF (2m)
    Mozhi, S. Arul
    Ramya, P.
    [J]. 2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 4800 - 4803
  • [26] Low-complexity bit-serial sequential polynomial basis finite field GF(2m) Montgomery multipliers
    Pillutla, Siva Ramakrishna
    Boppana, Lakshmi
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2021, 84
  • [27] Reconfigurable implementation of bit-parallel multipliers over GF(2m) for two classes of finite fields
    Imaña, JL
    [J]. 2004 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2004, : 287 - 290
  • [28] Bit-Serial and Bit-Parallel Montgomery Multiplication and Squaring over GF(2m)
    Hariri, Arash
    Reyhani-Masoleh, Arash
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2009, 58 (10) : 1332 - 1345
  • [29] Efficient bit-parallel multipliers over finite fields GF(2m)
    Lee, Chiou-Yng
    Meher, Pramod Kumar
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2010, 36 (05) : 955 - 968
  • [30] Fast and Pipelined Bit-Parallel Montgomery Multiplication and Squaring over GF(2m)
    Rashidi, Bahram
    Sayedi, Sayed Masoud
    Farashahi, Reza Rezaeian
    [J]. 2015 12TH INTERNATIONAL IRANIAN SOCIETY OF CRYPTOLOGY CONFERENCE ON INFORMATION SECURITY AND CRYPTOLOGY (ISCISC), 2015, : 17 - 22