Low Complexity Digit Serial Systolic Montgomery Multipliers for Special Class of GF(2m)

被引:37
|
作者
Talapatra, Somsubhra [1 ]
Rahaman, Hafizur [1 ]
Mathew, Jimson [2 ]
机构
[1] Bengal Engn & Sci Univ, Dept Informat Technol, Sibpur 711103, India
[2] Univ Bristol, Dept Comp Sci, Bristol BS8 1UB, Avon, England
关键词
Digit-serial; finite field; montgomery algorithm; multiplication; systolic array; VLSI; MULTIPLICATION; FIELDS;
D O I
10.1109/TVLSI.2009.2016753
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Montgomery Algorithm for modular multiplication with a large modulus has been widely used in public key cryptosystems for secured data communication. This paper presents a digit-serial systolic multiplication architecture for all-one polynomials (AOP) over GF(2(m)) for efficient implementation of Montgomery Multiplication (MM) Algorithm suitable for cryptosystem. Analysis shows that the latency and circuit complexity of the proposed architecture are significantly less than those of earlier designs for same classes of polynomials. Since the systolic multiplier has the features of regularity, modularity and unidirectional data flow, this structure is well suited to VLSI implementations. The proposed multipliers have clock cycle latency of (2N - 1), where N = [m/L], m is the word size and is the digit size. No digit serial systolic architecture based on MM algorithm over GF(2(m)) is reported before. The architecture is also compared to two well known digit serial systolic architectures.
引用
收藏
页码:847 / 852
页数:6
相关论文
共 50 条
  • [1] Low-complexity bit-parallel systolic Montgomery multipliers for special classes of GF(2m)
    Lee, CY
    Horng, JS
    Jou, IC
    Lu, EH
    IEEE TRANSACTIONS ON COMPUTERS, 2005, 54 (09) : 1061 - 1070
  • [2] Unified Digit Serial Systolic Montgomery Multiplication Architecture for Special Classes of Polynomials over GF(2m)
    Talapatra, Somsubhra
    Rahaman, Hafizur
    Saha, Samir K.
    13TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, 2010, : 427 - 432
  • [3] Scalable and systolic Montgomery multipliers over GF(2m)
    Chen, Chin-Chin
    Lee, Chiou-Yng
    Lu, Erl-Huei
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (07) : 1763 - 1771
  • [4] Low complexity bit serial systolic multipliers over GF(2m) for three classes of finite fields
    Kwon, S
    INFORMATION AND COMMUNICATIONS SECURITY, PROCEEDINGS, 2002, 2513 : 209 - 216
  • [5] Bit-serial and digit-serial GF(2m) Montgomery multipliers using linear feedback shift registers
    Morales-Sandoval, M.
    Feregrino-Uribe, C.
    Kitsos, P.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2011, 5 (02): : 86 - 94
  • [6] Low-complexity dual basis digit serial GF(2m) multiplier
    Department of Electrical Engineering, National Taiwan University of Science and Technology, 106 Taipei, Taiwan
    不详
    不详
    ICIC Express Lett., 2009, 4 (1113-1118):
  • [7] Low-complexity bit-serial sequential polynomial basis finite field GF(2m) Montgomery multipliers
    Pillutla, Siva Ramakrishna
    Boppana, Lakshmi
    MICROPROCESSORS AND MICROSYSTEMS, 2021, 84
  • [8] LFSR Based Low Complexity Montgomery Multiplier in GF(2m) for A Class of Fields
    Mahmoud, Walid M.
    Liu, Bingxin
    Asif, Raqib A.
    Wu, Huapeng
    2014 IEEE 27TH CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2014,
  • [9] Low Complexity LFSR Based Bit-Serial Montgomery Multiplier in GF(2m)
    Wu, Huapeng
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 1962 - 1965