Power Delivery Network Benchmarking for Interposer and Bridge-Chip-Based 2.5-D Integration

被引:10
|
作者
Zhang, Yang [1 ]
Hossen, Md Obaidul [1 ]
Bakir, Muhannad S. [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
di/dt noise; IR-drop; power delivery networks; interposer and bridge-chip 2.5-D ICs;
D O I
10.1109/LED.2017.2779813
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this letter, a power delivery network (PDN) modeling framework for emerging heterogeneous 2.5-D integration platforms is presented. The framework is validated using IBM power grid benchmarks, and maximum relative errors of less than 7.29% and 0.67% for IR-drop and transient noise are shown, respectively. Next, the framework is used to evaluate interposer and bridge-chip-based 2.5-D integration platforms. The simulation results show that an interposer with dense power/ground grids and microbumps can suppress power supply noise (PSN) by a small margin. In bridge-chip-based 2.5-D integration, under the assumption that the bridge-chips underneath the active dice block direct access to package power/ground planes, some PDN considerations are highlighted and evaluated. Using multiple bridge-chips and smaller overlap areas between the bridge-chips and the active dice, the worst case PSN in bridge-chip-based 2.5-D integration is minimally impacted.
引用
收藏
页码:99 / 102
页数:4
相关论文
共 50 条
  • [41] Low-noise Design for Power Delivery Network in 2.5D Integrated Microsystem
    Wang, Yanling
    Yang, Qiao
    Zhao, Liang
    Li, Baoxia
    2023 24TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2023,
  • [42] Design and Analysis of On-interposer Active Power Distribution Network for an Efficient Simultaneous Switching Noise Suppression in 2.5D IC
    Kim, Subin
    Kim, Youngwoo
    Cho, Kyungjun
    Song, Jinwook
    Kim, Joungho
    2016 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2016,
  • [43] A feasibility study on 100Gbps-per-channel die-to-die signal transmission on silicon interposer-based 2.5-D LSI with a passive digital equalizer
    Oikawa, Ryuichi
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 957 - 965
  • [44] Benchmarking Frequency-Dependent Parasitics of Fine-Pitch Off-Chip I/Os for 2.5D and 3D Heterogeneous Integration
    Zheng, Ting
    Bakir, Muhannad S.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2022, 12 (12): : 2002 - 2012
  • [45] A High-speed, Long-reach Signal Design Challenge for 2.5-D LSI based on a Low-cost Silicon Interposer and a Large-scale SSO Analysis
    Oikawa, Ryuichi
    Ochiai, Toshihio
    Kida, Tsuyoshi
    Sakata, Kenji
    Kariyazaki, Shuuichi
    Kayashima, Yuji
    Ono, Yoshihiro
    Mori, Ryo
    Nomura, Takao
    2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 293 - 300
  • [46] TRINE: A Tree-Based Silicon Photonic Interposer Network for Energy-Efficient 2.5D Machine Learning Acceleration
    Taheri, Ebadollah
    Mahdian, Mohammad Amin
    Pasricha, Sudeep
    Nikdast, Mahdi
    PROCEEDINGS OF THE 2023 16TH INTERNATIONAL WORKSHOP ON NETWORK ON CHIP ARCHITECTURES, NOCARC 2023, 2023, : 15 - 20
  • [47] SwInt: A Non-Blocking Switch-Based Silicon Photonic Interposer Network for 2.5D Machine Learning Accelerators
    Taheri, Ebadollah
    Mahdian, Mohammad Amin
    Pasricha, Sudeep
    Nikdast, Mahdi
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2024, 14 (03) : 520 - 533
  • [48] High-Speed and Low-Power 2.5D I/O Circuits for Memory-logic-integration by Through-Silicon Interposer
    Wang, Jiacheng
    Ma, Shunli
    Manoj, Sai P. D.
    Yu, Mingbin
    Weeraseker, Roshan
    Yu, Hao
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [49] Full Chip Impact Study of Power Delivery Network Designs in Monolithic 3D ICs
    Samal, Sandeep Kumar
    Samadi, Kambiz
    Kamal, Pratyush
    Du, Yang
    Lim, Sung Kyu
    2014 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2014, : 565 - 572
  • [50] Design and Analysis of Power Distribution Network (PDN) for High Bandwidth Memory (HBM) Interposer in 2.5D Terabyte/s Bandwidth Graphics Module
    Cho, Kyungjun
    Kim, Youngwoo
    Lee, Hyungsuk
    Kim, Heegon
    Choi, Sumin
    Kim, Subin
    Kim, Joungho
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 407 - 412