Power Delivery Network Benchmarking for Interposer and Bridge-Chip-Based 2.5-D Integration

被引:10
|
作者
Zhang, Yang [1 ]
Hossen, Md Obaidul [1 ]
Bakir, Muhannad S. [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
di/dt noise; IR-drop; power delivery networks; interposer and bridge-chip 2.5-D ICs;
D O I
10.1109/LED.2017.2779813
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this letter, a power delivery network (PDN) modeling framework for emerging heterogeneous 2.5-D integration platforms is presented. The framework is validated using IBM power grid benchmarks, and maximum relative errors of less than 7.29% and 0.67% for IR-drop and transient noise are shown, respectively. Next, the framework is used to evaluate interposer and bridge-chip-based 2.5-D integration platforms. The simulation results show that an interposer with dense power/ground grids and microbumps can suppress power supply noise (PSN) by a small margin. In bridge-chip-based 2.5-D integration, under the assumption that the bridge-chips underneath the active dice block direct access to package power/ground planes, some PDN considerations are highlighted and evaluated. Using multiple bridge-chips and smaller overlap areas between the bridge-chips and the active dice, the worst case PSN in bridge-chip-based 2.5-D integration is minimally impacted.
引用
收藏
页码:99 / 102
页数:4
相关论文
共 50 条
  • [21] Fabrication and RF Property Evaluation of High-Resistivity Si Interposer for 2.5-D/3-D Heterogeneous Integration of RF Devices
    Yan, Jun
    Ma, Shenglin
    Jin, Yufeng
    Wang, Wei
    Chen, Jing
    Luo, Rongfeng
    Cai, Han
    Li, Jiwei
    Xia, Yanming
    Hu, Lilin
    He, Shuwei
    Tang, Zhongjun
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2018, 8 (11): : 2012 - 2020
  • [22] Power Delivery Network Modeling and Benchmarking for Emerging Heterogeneous Integration Technologies
    Zhang, Yang
    Hossen, Md Obaidul
    Bakir, Muhannad S.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2019, 9 (09): : 1825 - 1834
  • [23] Analysis and Optimization of a Power Distribution Network in 2.5D IC with Glass Interposer
    Kim, Youngwoo
    Cho, Jonghyun
    Kim, Kiyeong
    Kim, Heegon
    Kim, Joungho
    Sitaraman, Srikrishna
    Sundaram, Venky
    Tummala, Rao
    2014 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2014,
  • [24] Novel 2.5D RDL Interposer Packaging: A Key Enabler for the New Era of Heterogenous Chip Integration
    Kim, Min Jung
    Lee, Seok Hyun
    Suk, Kyoung Lim
    Jang, Jae Gwon
    Jeon, Gwang-Jae
    Choi, Ju-il
    Yun, Hyo Jin
    Hong, Jongpa
    Choi, Ju-Yeon
    Lee, Won Jae
    Jung, SukHyun
    Choi, Won Kyoung
    Kim, Dae-Woo
    IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 321 - 326
  • [25] Photonic Interconnects for Interposer-based 2.5D/3D Integrated Systems on a Chip
    Grani, Paolo
    Proietti, Roberto
    Akella, Venkatesh
    Ben Yoo, S. J.
    MEMSYS 2016: PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON MEMORY SYSTEMS, 2016, : 377 - 386
  • [26] Design Flow for Active Interposer-Based 2.5-D ICs and Study of RISC-V Architecture With Secure NoC
    Park, Heechun
    Kim, Jinwoo
    Chekuri, Venkata Chaitanya Krishna
    Dolatsara, Majid Ahadi
    Nabeel, Mohammed
    Bojesomo, Alabi
    Patnaik, Satwik
    Sinanoglu, Ozgur
    Swaminathan, Madhavan
    Mukhopadhyay, Saibal
    Knechtel, Johann
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2020, 10 (12): : 2047 - 2060
  • [27] Wafer level encapsulated materials evaluation for chip on wafer (CoW) approach in 2.5D Si interposer integration
    Joblot, S.
    Farcy, A.
    Hotellier, N.
    Jouve, A.
    de Crecy, F.
    Gamier, A.
    Argoud, M.
    Ferrandon, C.
    Colonna, J. P.
    Franiatte, R.
    Laviron, C.
    Cheramy, S.
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [28] Power Integrity Comparison of Off-chip, On-interposer, On-chip Voltage Regulators in 2.5D/3D ICs
    Kim, Subin
    Cho, Kyungjun
    Park, Shinyoung
    Park, Hyunwook
    Kim, Seongguk
    Jeong, Seungtaek
    Son, Kyungjune
    Kim, Joungho
    2019 ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS (EDAPS 2019), 2019,
  • [29] Deep Reinforcement Learning-Based Optimal Decoupling Capacitor Design Method for Silicon Interposer-Based 2.5-D/3-D ICs
    Park, Hyunwook
    Kim, Seongguk
    Kim, Youngwoo
    Kim, Joungho
    Park, Junyong
    Kim, Subin
    Cho, Kyungjun
    Lho, Daehwan
    Jeong, Seungtaek
    Park, Shinyoung
    Park, Gapyeol
    Sim, Boogyo
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2020, 10 (03): : 467 - 478
  • [30] Fabrication and Assembly of Cu-RDL-Based 2.5-D Low-Cost Through Silicon Interposer (LC-TSI)
    Katti, Guruprasad
    Ho, S. W.
    Yu, Li Hong
    Zhang, Songbai
    Dutta, Rahul
    Weerasekera, Roshan
    Chang, Ka Fai
    Lin, Jong-Kai
    Vempati, Srinivasa Rao
    Bhattacharya, Surya
    IEEE DESIGN & TEST, 2015, 32 (04) : 23 - 31