Power Delivery Network Benchmarking for Interposer and Bridge-Chip-Based 2.5-D Integration

被引:10
|
作者
Zhang, Yang [1 ]
Hossen, Md Obaidul [1 ]
Bakir, Muhannad S. [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
di/dt noise; IR-drop; power delivery networks; interposer and bridge-chip 2.5-D ICs;
D O I
10.1109/LED.2017.2779813
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this letter, a power delivery network (PDN) modeling framework for emerging heterogeneous 2.5-D integration platforms is presented. The framework is validated using IBM power grid benchmarks, and maximum relative errors of less than 7.29% and 0.67% for IR-drop and transient noise are shown, respectively. Next, the framework is used to evaluate interposer and bridge-chip-based 2.5-D integration platforms. The simulation results show that an interposer with dense power/ground grids and microbumps can suppress power supply noise (PSN) by a small margin. In bridge-chip-based 2.5-D integration, under the assumption that the bridge-chips underneath the active dice block direct access to package power/ground planes, some PDN considerations are highlighted and evaluated. Using multiple bridge-chips and smaller overlap areas between the bridge-chips and the active dice, the worst case PSN in bridge-chip-based 2.5-D integration is minimally impacted.
引用
收藏
页码:99 / 102
页数:4
相关论文
共 50 条
  • [31] Efficient Hierarchical Discretization of Off-chip Power Delivery Network Geometries for 2.5D Electrical Analysis
    Mondal, Mosin
    Pingenot, James
    Jandhyala, Vikram
    PROCEEDINGS OF THE ELEVENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2010), 2010, : 590 - 597
  • [32] Cu-Cu Bonding Using Selective Cobalt Atomic Layer Deposition for 2.5-D/3-D Chip Integration Technologies
    Li, Ming-Jui
    Breeden, Michael
    Wang, Victor
    Hollin, Jonathan
    Linn, Nyi Myat Khine
    Winter, Charles H.
    Kummel, Andrew
    Bakir, Muhannad S.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2020, 10 (12): : 2125 - 2128
  • [33] Development of an Optimized Power Delivery System for 3D IC Integration with TSV Silicon Interposer
    Li, Zhe
    Shi, Hong
    Xie, John
    Rahman, Arif
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 678 - 682
  • [34] Heterogeneous Integration of Diamond-on-Chip-on-Interposer for High-Performance Thermal Management in Supercomputing 2.5D Chiplets Packaging
    Tao, Zeming
    Xu, Ningning
    Wu, Yixiong
    Zhong, Yi
    Yu, Daquan
    2024 25TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2024,
  • [35] Fabrication and Characterization of SOI Based Interposer with Air Gapped Si-TSV for 2.5D Integration
    Li, Nannan
    Ran, Honglei
    Xing, Chaoyang
    Sun, Peng
    Zhu, Zhengqing
    ICEPT2019: THE 2019 20TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, 2019,
  • [36] Decreasing latency considering power consumption issue in silicon interposer-based network-on-chip
    Sajed Dadashi
    Akram Reza
    Midia Reshadi
    Ahmad Khademzadeh
    The Journal of Supercomputing, 2019, 75 : 7646 - 7664
  • [37] Power delivery network design for 3D SIP integrated over silicon interposer platform
    Lee, Heeseok
    Choi, Yun-Seok
    Song, Eunseok
    Choi, Kiwon
    Cho, Taeje
    Kang, Sayoun
    57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 1193 - +
  • [38] Decreasing latency considering power consumption issue in silicon interposer-based network-on-chip
    Dadashi, Sajed
    Reza, Akram
    Reshadi, Midia
    Khademzadeh, Ahmad
    JOURNAL OF SUPERCOMPUTING, 2019, 75 (11): : 7646 - 7664
  • [39] Q-Learning-Based Voltage-Swing Tuning and Compensation for 2.5-D Memory-Logic Integration
    Xu, Dongjun
    Yu, Ningmei
    Huang, Hantao
    Manoj, Sai P. D.
    Yu, Hao
    IEEE DESIGN & TEST, 2018, 35 (02) : 91 - 99
  • [40] A Busbar Like Power Module Based On 3D Chip On Chip Hybrid Integration
    Vagnon, E.
    Jeannin, P. O.
    Avenas, Y.
    Crebier, J. C.
    Guepratte, K.
    APEC: 2009 IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, VOLS 1- 4, 2009, : 2072 - 2078