Design and Analysis of Power Distribution Network (PDN) for High Bandwidth Memory (HBM) Interposer in 2.5D Terabyte/s Bandwidth Graphics Module

被引:21
|
作者
Cho, Kyungjun [1 ]
Kim, Youngwoo [1 ]
Lee, Hyungsuk [1 ]
Kim, Heegon [1 ]
Choi, Sumin [1 ]
Kim, Subin [1 ]
Kim, Joungho [1 ]
机构
[1] Korea Adv Inst Sci & Technol Daejeon, Dept Elect Engn, Daejeon, South Korea
关键词
Power distribution network (PDN); PDN impedance; Meshed type PDN; High bandwidth memory (HBM) interposer; Silicon Interposer; interposer decoupling capacitor; Simultaneous switching noise (SSN);
D O I
10.1109/ECTC.2016.84
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A semiconductor industry has been encountered a memory bandwidth bottleneck toward a high density and high bandwidth system. In order to overcome those limitations, a 3D stacked high bandwidth memory (HBM) based on a through silicon via (TSV) and fine pitch interposer technology is lately introduced. By adopting this structure, thousands numbers of input/output (I/O) channels with a fine pitch can be integrated on HBM interposer which enables a terabyte/s bandwidth system. On the HBM interposer, significant numbers of I/O are integrated and they tend to operate at the same time which leads to severe simultaneous switching noise (SSN). When SSN occurs, the performance of system can be heavily degraded. Total SSN is strongly related to the self-noise and transfer-noise. In this point of view, a proper PDN design to manage transfer noise which is closely related to transfer-impedance must be taken into account. The analysis of power distribution network (PDN) impedance of HBM interposer must be performed since it generally affects power supply to the chips as well as signal integrity (SI). In this paper, HBM interposer with five layers is designed to analyze PDN. For PDN impedance analysis, Z-parameters depending on the various physical dimensions are simulated and compared. PDN impedance of HBM interposer is simulated and analyzed in the interest of frequency range dominated by interposer PDN. In order to suppress SSN, we suggest a metal-insulator-metal (MIM) de-cap scheme which can be commonly available for HBM interposer to reduce PDN impedance. Based on the designed physical dimension and material properties of HBM interposer, we successfully shows the suppression of SSN.
引用
收藏
页码:407 / 412
页数:6
相关论文
共 50 条
  • [1] Design and Signal Integrity Analysis of High Bandwidth Memory (HBM) Interposer in 2.5D Terabyte/s Bandwidth Graphics Module
    Lee, Hyunsuk
    Cho, Kyungjun
    Kim, Heegon
    Choi, Sumin
    Lim, Jaemin
    Shim, Hyunwoo
    Kim, Joungho
    2015 IEEE 24TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, 2015, : 145 - 147
  • [2] Electrical Performance of High Bandwidth Memory (HBM) Interposer Channel in Terabyte/s Bandwidth Graphics Module
    Lee, Hyunsuk
    Cho, Kyungjun
    Kim, Heegon
    Choi, Sumin
    Lim, Jaemin
    Kim, Joungho
    2015 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC 2015), 2015,
  • [3] Power Distribution Network (PDN) Design and Analysis of A Single and. Double-Sided High Bandwidth Memory (HBM) Interposer for 2.5D Terabtye/s Bandwidth System
    Cho, Kyungjun
    Kim, Youngwoo
    Kim, Subin
    Lee, Hyunsuk
    Choi, Sumin
    Kim, Heegon
    Kim, Joungho
    2016 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC), 2016,
  • [4] SIGNAL AND POWER INTEGRITY DESIGN OF 2.5D HBM (HIGH BANDWIDTH MEMORY MODULE) ON SI INTERPOSER
    Cho, Kyungjun
    Lee, Hyunsuk
    Kim, Joungho
    2016 PAN PACIFIC MICROELECTRONICS SYMPOSIUM (PAN PACIFIC), 2016,
  • [5] Design and Analysis of an Irregular-Shaped Power Distribution Network (PDN) for High Bandwidth Memory (HBM) Interposer
    Park, Joonsang
    Kim, Seongguk
    Son, Keeyoung
    Kim, Haeyeon
    Kim, Hyunwoo
    Kim, Hyunsik
    Choi, Seonguk
    Kim, Jihun
    Kim, Joungho
    2023 IEEE 32ND CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, EPEPS, 2023,
  • [6] Design and Demonstration of Large 2.5D Glass Interposer for High Bandwidth Applications
    Sakai, Taiji
    Sawyer, Brett
    Lu, Hao
    Takagi, Yutaka
    Furuya, Ryuta
    Suzuki, Yuya
    Kobayashi, Makoto
    Smet, Vanessa
    Sundaram, Venky
    Tummala, Rao
    2014 IEEE CPMT SYMPOSIUM JAPAN (ICSJ), 2014, : 138 - 141
  • [7] High Bandwidth Application on 2.5D IC Silicon Interposer
    Wang, Chen-Chao
    Cheng, Hung-Hsiang
    Chung, Ming-Feng
    Pan, Po-Chih
    Ho, Cheng-Yu
    Chiu, Chi-Tsung
    Hung, Chih-Pin
    2014 15TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2014, : 568 - 572
  • [8] Power Delivery Network Design and Modeling for High Bandwidth Memory (HBM)
    Shi, Wenjun
    Zhou, Yaping
    Sudhakaran, Sunil
    2016 IEEE 25TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2016, : 3 - 5
  • [9] Statistical Analysis and Modeling of a High Bandwidth Memory (HBM) Interposer Channel
    Kim, Youngwoo
    2020 IEEE MTT-S INTERNATIONAL CONFERENCE ON NUMERICAL ELECTROMAGNETIC AND MULTIPHYSICS MODELING AND OPTIMIZATION (NEMO 2020), 2020,
  • [10] Transformer Network-Based Reinforcement Learning Method for Power Distribution Network (PDN) Optimization of High Bandwidth Memory (HBM)
    Park, Hyunwook
    Kim, Minsu
    Kim, Seongguk
    Kim, Keunwoo
    Kim, Haeyeon
    Shin, Taein
    Son, Keeyoung
    Sim, Boogyo
    Kim, Subin
    Jeong, Seungtaek
    Hwang, Chulsoon
    Kim, Joungho
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2022, 70 (11) : 4772 - 4786