Design and Analysis of Power Distribution Network (PDN) for High Bandwidth Memory (HBM) Interposer in 2.5D Terabyte/s Bandwidth Graphics Module

被引:21
|
作者
Cho, Kyungjun [1 ]
Kim, Youngwoo [1 ]
Lee, Hyungsuk [1 ]
Kim, Heegon [1 ]
Choi, Sumin [1 ]
Kim, Subin [1 ]
Kim, Joungho [1 ]
机构
[1] Korea Adv Inst Sci & Technol Daejeon, Dept Elect Engn, Daejeon, South Korea
关键词
Power distribution network (PDN); PDN impedance; Meshed type PDN; High bandwidth memory (HBM) interposer; Silicon Interposer; interposer decoupling capacitor; Simultaneous switching noise (SSN);
D O I
10.1109/ECTC.2016.84
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A semiconductor industry has been encountered a memory bandwidth bottleneck toward a high density and high bandwidth system. In order to overcome those limitations, a 3D stacked high bandwidth memory (HBM) based on a through silicon via (TSV) and fine pitch interposer technology is lately introduced. By adopting this structure, thousands numbers of input/output (I/O) channels with a fine pitch can be integrated on HBM interposer which enables a terabyte/s bandwidth system. On the HBM interposer, significant numbers of I/O are integrated and they tend to operate at the same time which leads to severe simultaneous switching noise (SSN). When SSN occurs, the performance of system can be heavily degraded. Total SSN is strongly related to the self-noise and transfer-noise. In this point of view, a proper PDN design to manage transfer noise which is closely related to transfer-impedance must be taken into account. The analysis of power distribution network (PDN) impedance of HBM interposer must be performed since it generally affects power supply to the chips as well as signal integrity (SI). In this paper, HBM interposer with five layers is designed to analyze PDN. For PDN impedance analysis, Z-parameters depending on the various physical dimensions are simulated and compared. PDN impedance of HBM interposer is simulated and analyzed in the interest of frequency range dominated by interposer PDN. In order to suppress SSN, we suggest a metal-insulator-metal (MIM) de-cap scheme which can be commonly available for HBM interposer to reduce PDN impedance. Based on the designed physical dimension and material properties of HBM interposer, we successfully shows the suppression of SSN.
引用
收藏
页码:407 / 412
页数:6
相关论文
共 50 条
  • [31] Design, analysis and test of high-frequency interconnections in 2.5D package with silicon interposer
    任晓黎
    庞诚
    秦征
    平野
    姜峰
    薛恺
    刘海燕
    于大全
    Journal of Semiconductors, 2016, 37 (04) : 117 - 123
  • [32] Design, analysis and test of high-frequency interconnections in 2.5D package with silicon interposer
    Ren Xiaoli
    Pang Cheng
    Qin Zheng
    Ping Ye
    Jiang Feng
    Xue Kai
    Liu Haiyan
    Yu Daquan
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (04)
  • [33] Multi-Stripline Redistribution Layer Interposer Channel Design for High Bandwidth Memory Module Considering Via Interconnect
    Yoon, Jiwon
    Kim, Hyunwoo
    Sim, Boogyo
    Park, Hyunwook
    Kim, Yigyeong
    Park, Sujin
    Kwon, Youngsu
    Kim, Joungho
    2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC, 2023, : 213 - 214
  • [34] Channel Characteristic-Based Deep Neural Network Models for Accurate Eye Diagram Estimation in High Bandwidth Memory (HBM) Silicon Interposer
    Lho, Daehwan
    Park, Hyunwook
    Park, Shinyoung
    Kim, Subin
    Kang, Hyungmin
    Sim, Boogyo
    Kim, Seongguk
    Park, Junyong
    Cho, Kyungjun
    Song, Jinwook
    Kim, Youngwoo
    Kim, Joungho
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2022, 64 (01) : 196 - 208
  • [35] Pseudo-Labeling Based Semi-Supervised Learning for Signal Integrity Analysis of High-Bandwidth Memory (HBM) Interposer
    Mao, Chang-Sheng
    Wang, Da-Wei
    Zhao, Wen-Sheng
    Hu, Yue
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2024, : 2056 - 2064
  • [36] Signal Integrity Design and Analysis of Silicon Interposer for GPU-Memory Channels in High-Bandwidth Memory Interface
    Cho, Kyungjun
    Kim, Youngwoo
    Lee, Hyunsuk
    Kim, Heegon
    Choi, Sumin
    Song, Jinwook
    Kim, Subin
    Park, Junyong
    Lee, Seongsoo
    Kim, Joungho
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2018, 8 (09): : 1658 - 1671
  • [37] Extension of 2.5D PEEC for Coplanar Structures in Power Distribution Network Analysis
    Nayak, Bibhu Prasad
    Vedicherla, Sreenivasulu Reddy
    Gope, Dipanjan
    2016 IEEE 20TH WORKSHOP ON SIGNAL AND POWER INTEGRITY (SPI), 2016,
  • [38] New Signal Skew Cancellation Method for 2 Gbps Transmission in Glass and Organic Interposers to Achieve 2.5D Package Employing Next Generation High Bandwidth Memory (HBM)
    Kariyazaki, Shuuichi
    Kuboyama, Kenichi
    Oikawa, Ryuichi
    Funaya, Takuo
    2015 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC 2015), 2015,
  • [39] Design and Analysis of Interposer-level Integrated Voltage Regulator for Power Noise Suppression in High Bandwidth Memory I/O Interface
    Kim, Subin
    Kim, Youngwoo
    Cho, Kyungjun
    Song, Jinwook
    Park, Shinyoung
    Park, Junyong
    Park, Hyunwook
    Jeong, Seungtaek
    Kim, Joungho
    2018 IEEE 27TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2018, : 159 - 161
  • [40] Deep Reinforcement Learning-Based Optimal and Fast Hybrid Equalizer Design Method for High-Bandwidth Memory (HBM) Module
    Choi, Seonguk
    Son, Keeyoung
    Park, Hyunwook
    Kim, Seongguk
    Sim, Boogyo
    Kim, Jihun
    Park, Joonsang
    Kim, Minsu
    Kim, Haeyeon
    Song, Jinwook
    Kim, Youngwoo
    Kim, Joungho
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2023, 13 (11): : 1804 - 1816