Design and Analysis of Power Distribution Network (PDN) for High Bandwidth Memory (HBM) Interposer in 2.5D Terabyte/s Bandwidth Graphics Module

被引:21
|
作者
Cho, Kyungjun [1 ]
Kim, Youngwoo [1 ]
Lee, Hyungsuk [1 ]
Kim, Heegon [1 ]
Choi, Sumin [1 ]
Kim, Subin [1 ]
Kim, Joungho [1 ]
机构
[1] Korea Adv Inst Sci & Technol Daejeon, Dept Elect Engn, Daejeon, South Korea
关键词
Power distribution network (PDN); PDN impedance; Meshed type PDN; High bandwidth memory (HBM) interposer; Silicon Interposer; interposer decoupling capacitor; Simultaneous switching noise (SSN);
D O I
10.1109/ECTC.2016.84
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A semiconductor industry has been encountered a memory bandwidth bottleneck toward a high density and high bandwidth system. In order to overcome those limitations, a 3D stacked high bandwidth memory (HBM) based on a through silicon via (TSV) and fine pitch interposer technology is lately introduced. By adopting this structure, thousands numbers of input/output (I/O) channels with a fine pitch can be integrated on HBM interposer which enables a terabyte/s bandwidth system. On the HBM interposer, significant numbers of I/O are integrated and they tend to operate at the same time which leads to severe simultaneous switching noise (SSN). When SSN occurs, the performance of system can be heavily degraded. Total SSN is strongly related to the self-noise and transfer-noise. In this point of view, a proper PDN design to manage transfer noise which is closely related to transfer-impedance must be taken into account. The analysis of power distribution network (PDN) impedance of HBM interposer must be performed since it generally affects power supply to the chips as well as signal integrity (SI). In this paper, HBM interposer with five layers is designed to analyze PDN. For PDN impedance analysis, Z-parameters depending on the various physical dimensions are simulated and compared. PDN impedance of HBM interposer is simulated and analyzed in the interest of frequency range dominated by interposer PDN. In order to suppress SSN, we suggest a metal-insulator-metal (MIM) de-cap scheme which can be commonly available for HBM interposer to reduce PDN impedance. Based on the designed physical dimension and material properties of HBM interposer, we successfully shows the suppression of SSN.
引用
收藏
页码:407 / 412
页数:6
相关论文
共 50 条
  • [11] Design Optimization of High Bandwidth Memory (HBM) Interposer considering Signal Integrity
    Cho, Kyungjun
    Lee, Hyunsuk
    Kim, Heegon
    Choi, Sumin
    Kim, Youngwoo
    Lim, Jaemin
    Kim, Joungho
    Kim, Hyungsoo
    Kim, Yongju
    Kim, Yunsaing
    2015 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM, 2015, : 15 - 18
  • [12] Eye-diagram Estimation and Analysis of High-Bandwidth Memory (HBM) Interposer Channel with Crosstalk Reduction Schemes on 2.5D and 3D IC
    Choi, Sumin
    Kim, Heegon
    Jung, Daniel H.
    Kim, Jonghoon J.
    Lim, Jaemin
    Lee, Hyunsuk
    Cho, Kyungiun
    Kim, Joungho
    2016 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC), 2016, : 425 - 429
  • [13] High Bandwidth Interconnect Design Opportunities in 2.5D Through-Silicon Interposer (TSI)
    Weerasekera, Roshan
    Chang, Ka Fai
    Zhang, Songbai
    Katti, Guruprasad
    Li, Hong Yu
    Dutta, Rahul
    Cubillo, Joseph Romen
    PROCEEDINGS OF THE 2016 IEEE 18TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2016, : 241 - 244
  • [14] High Bandwidth Low Power 2.5D Interconnect Modeling and Design
    Ding, Qian
    Liu, Hui
    Yew, Yee Huan
    Jiang, Jenny
    2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 1832 - 1837
  • [15] Thermal Analysis of High Bandwidth Memory (HBM)-GPU Module considering Power Consumption
    Son, Keeyoung
    Park, Joonsang
    Kim, Seongguk
    Sim, Boogyo
    Kim, Keunwoo
    Choi, Seonguk
    Kim, Hyunsik
    Kim, Joungho
    IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS, EDAPS 2023, 2023,
  • [16] Analysis and Optimization of a Power Distribution Network in 2.5D IC with Glass Interposer
    Kim, Youngwoo
    Cho, Jonghyun
    Kim, Kiyeong
    Kim, Heegon
    Kim, Joungho
    Sitaraman, Srikrishna
    Sundaram, Venky
    Tummala, Rao
    2014 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2014,
  • [17] Validating and Characterizing a 2.5D High Bandwidth Memory SubSystem
    Menon, Sreeja
    Murugan, Vinod Inipodu
    2020 IEEE INTERNATIONAL TEST CONFERENCE INDIA (ITC INDIA), 2020, : 46 - 54
  • [18] An Innovative Method and Apparatus for KGSD Testing of 2.5D and 3D Stacked Dies, with Emphasis on High Bandwidth Memory (HBM)
    Park, Calvin
    2024 35TH ANNUAL SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE, ASMC, 2024,
  • [19] Signal and Power Integrity Co-Simulation of HBM Interposer in High Density 2.5D Package
    Hu, Jin
    Li, Tao
    Zhang, Huan
    Fan, Yuqing
    2022 23RD INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2022,
  • [20] Design and Analysis of Redistribution Layer Interposer Channel Considering Signal Integrity for High Bandwidth Memory Module
    Yoon, Jiwon
    Park, Hyunwook
    Kim, Hyunwoo
    Sim, Boogyo
    Hong, Jonghyun
    Kim, Seongguk
    Son, Keeyoung
    Kim, Keunwoo
    Kim, Yigyeong
    Park, Sujin
    Kwon, Youngsu
    Kim, Joungho
    2023 IEEE 32ND CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, EPEPS, 2023,