Design and Analysis of Power Distribution Network (PDN) for High Bandwidth Memory (HBM) Interposer in 2.5D Terabyte/s Bandwidth Graphics Module

被引:21
|
作者
Cho, Kyungjun [1 ]
Kim, Youngwoo [1 ]
Lee, Hyungsuk [1 ]
Kim, Heegon [1 ]
Choi, Sumin [1 ]
Kim, Subin [1 ]
Kim, Joungho [1 ]
机构
[1] Korea Adv Inst Sci & Technol Daejeon, Dept Elect Engn, Daejeon, South Korea
关键词
Power distribution network (PDN); PDN impedance; Meshed type PDN; High bandwidth memory (HBM) interposer; Silicon Interposer; interposer decoupling capacitor; Simultaneous switching noise (SSN);
D O I
10.1109/ECTC.2016.84
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A semiconductor industry has been encountered a memory bandwidth bottleneck toward a high density and high bandwidth system. In order to overcome those limitations, a 3D stacked high bandwidth memory (HBM) based on a through silicon via (TSV) and fine pitch interposer technology is lately introduced. By adopting this structure, thousands numbers of input/output (I/O) channels with a fine pitch can be integrated on HBM interposer which enables a terabyte/s bandwidth system. On the HBM interposer, significant numbers of I/O are integrated and they tend to operate at the same time which leads to severe simultaneous switching noise (SSN). When SSN occurs, the performance of system can be heavily degraded. Total SSN is strongly related to the self-noise and transfer-noise. In this point of view, a proper PDN design to manage transfer noise which is closely related to transfer-impedance must be taken into account. The analysis of power distribution network (PDN) impedance of HBM interposer must be performed since it generally affects power supply to the chips as well as signal integrity (SI). In this paper, HBM interposer with five layers is designed to analyze PDN. For PDN impedance analysis, Z-parameters depending on the various physical dimensions are simulated and compared. PDN impedance of HBM interposer is simulated and analyzed in the interest of frequency range dominated by interposer PDN. In order to suppress SSN, we suggest a metal-insulator-metal (MIM) de-cap scheme which can be commonly available for HBM interposer to reduce PDN impedance. Based on the designed physical dimension and material properties of HBM interposer, we successfully shows the suppression of SSN.
引用
收藏
页码:407 / 412
页数:6
相关论文
共 50 条
  • [41] Signal Integrity Design and Analysis of Redistribution Layer Interposer Channel with Diagonal Meshed Ground in Memory Interface of High Bandwidth Memory
    Hong, Jonghyun
    Yoon, Jiwon
    Kim, Hyunwoo
    Son, Keeyoung
    Choi, Seonguk
    Lee, Junghyun
    Kim, Keunwoo
    Park, Joonsang
    Kim, Seongguk
    Sim, Boogyo
    Kim, Joungho
    2023 IEEE 32ND CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, EPEPS, 2023,
  • [42] Optimal design analysis for thermal performance of high power 2.5D package
    刘晓阳
    马鹤
    于大全
    陈文录
    吴小龙
    Journal of Semiconductors, 2016, (03) : 114 - 118
  • [43] Optimal design analysis for thermal performance of high power 2.5D package
    Liu Xiaoyang
    Ma He
    Yu Daquan
    Chen Wenlu
    Wu Xiaolong
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (03)
  • [44] Optimal design analysis for thermal performance of high power 2.5D package
    刘晓阳
    马鹤
    于大全
    陈文录
    吴小龙
    Journal of Semiconductors, 2016, 37 (03) : 114 - 118
  • [45] Design and Analysis of Hierarchical Power Distribution Network (PDN) for Full Wafer Scale Chip (FWSC) Module
    Kim, Hyunwoo
    Kim, Haeyeon
    Park, Joonsang
    Son, Keeyoung
    Park, Hyunwook
    Shin, Taein
    Kim, Keunwoo
    Yoon, Jiwon
    Lee, Junghyun
    Hong, Jonghyun
    Kim, Juneyoung
    Kim, Joungho
    2022 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS (EDAPS), 2022,
  • [46] Design and Realization of Multi-Channel and High-Bandwidth 2.5D Transmitter Integrated With Silicon Photonic MZM
    He, Huimin
    Xue, Haiyun
    Sun, Yu
    Liu, Fengman
    Cao, Liqiang
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2022, 40 (15) : 5201 - 5215
  • [47] Design of Non-Contact 2Gb/s I/O Test Methods For High Bandwidth Memory (HBM)
    Lee, Hyunui
    Kang, Sukyong
    Yu, Hye-Seung
    Yun, Won-Joo
    Jung, Jae-Hun
    Ahn, Sungoh
    Kim, Wang-Soo
    Kil, Beomyong
    Sung, Yoo-Chang
    Shin, Sang-Hoon
    Park, Yong-Sik
    Kim, Yong-Hwan
    Nam, Kyung-Woo
    Song, Indal
    Sohn, Kyomin
    Bae, Yong-Cheol
    Choi, Jung-Hwan
    Jang, Seong-Jin
    Jin, Gyo-Young
    2016 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2016, : 169 - 172
  • [48] Signal Integrity Design and Analysis of a Spiral Through-Silicon Via (TSV) Array Channel for High Bandwidth Memory (HBM)
    Kim, Seongguk
    Shin, Taein
    Park, Hyunwook
    Lho, Daehwan
    Son, Keeyoung
    Kim, Keunwoo
    Park, Joonsang
    Choi, Seonguk
    Kim, Jihun
    Kim, Haeyeon
    Kim, Joungho
    2021 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS (EDAPS), 2021,
  • [49] Adaptive Gramian-Angular-Field Segmentation Integration Based Generative Adversarial Network (AGSI-GAN) for Eye Diagram Estimation of High Bandwidth Memory (HBM) Interposer
    Lee, Junghyun
    Choi, Seonguk
    Son, Keeyoung
    Park, Joonsang
    Kim, Hyunwoo
    Kim, Keunwoo
    Shin, Taein
    Sim, Boogyo
    Hong, Jonghyun
    Yoon, Jiwon
    Kim, Juneyoung
    Kim, Joungho
    2023 IEEE 32ND CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, EPEPS, 2023,
  • [50] Design of an On-Silicon-Interposer Passive Equalizer for Next Generation High Bandwidth Memory With Data Rate Up To 8 Gb/s
    Jeon, Yeseul
    Kim, Heegon
    Kim, Joungho
    Je, Minkyu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (07) : 2293 - 2303