A 35-to-46-Gb/s ultra-low jitter clock and data recovery circuit for optical fiber transmission systems

被引:0
|
作者
Noguchi, Hidemi [1 ]
Hosoya, Kenichi [1 ]
Ohhira, Risato
Uchida, Hiroaki [3 ]
Noda, Arihide [2 ]
Yoshida, Nobuhide [1 ]
Wada, Shigeki [1 ]
机构
[1] NEC Corp Ltd, Device Platform Res Labs, Nakahara Ku, 1753 Shimonumabe, Kanagawa, Japan
[2] NEC Corp Ltd, Nano Elect Res Lab, Nakahara Ku, Kanagawa, Japan
[3] NEC Engn Ltd, Device Solut Div, Nakahara Ku, Kanagawa, Japan
关键词
clock and data recovery (CDR); LC-VCO; optical fiber transmission; InP-HBT;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We demonstrated an ultra-low jitter clock and data recovery circuit that covers an ultra wide frequency range from 35 Gb/s to 46 Gb/s. Our CDR has a newly developed dual input LC-VCO with a fine/coarse tuning scheme and a dual-loop architecture [1], which consists of a phase tracking loop and a frequency tracking loop. The CDR chip, which was made using an InP-HBT process, shows an extremely clear eye opening with an ultra-low jitter (< 9 mUI-rms) and an error-free operation (<1x10(-12)) throughout a wide range of 35 to 46 Gb/s at a 2(31)-1 PRBS signal. The RMS and peak-to-peak jitter of the recovered clock were 226 A and 1.56 ps, respectively. We suppressed output jitter to half of that found in previous work [2]. In addition, a stable bit error rate (BER) that is insensitive to PRBS word length was demonstrated during an optical transmission test. These results show that our full-rate CDR is a very promising chip for 40-Gb/s-class optical transmission systems with the multi data rates.
引用
收藏
页码:173 / +
页数:2
相关论文
共 50 条
  • [11] A 10-Gb/s Low Jitter Single-Loop Clock and Data Recovery Circuit With Rotational Phase Frequency Detector
    Chen, Fan-Ta
    Kao, Min-Sheng
    Hsu, Yu-Hao
    Wu, Jen-Ming
    Chiu, Ching-Te
    Hsu, Shawn S. H.
    Chang, Mau-Chung Frank
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (11) : 3278 - 3287
  • [12] 30 Gb/s all-optical clock recovery circuit
    Vlachos, K
    Theophilopoulos, G
    Hatziefremidis, A
    Avramopoulos, H
    [J]. IEEE PHOTONICS TECHNOLOGY LETTERS, 2000, 12 (06) : 705 - 707
  • [13] A 1.08-Gb/s Burst-Mode Clock and Data Recovery Circuit Using the Jitter Reduction Technique
    You, Kae-Dyi
    Chiueh, Herming
    [J]. ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1899 - 1902
  • [14] A low-power clock and data recovery circuit for 2.5 Gb/s SDH receivers
    Pallotta, A
    Centurelli, F
    Trifiletti, A
    [J]. ISLPED '00: PROCEEDINGS OF THE 2000 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2000, : 67 - 72
  • [15] A Low Jitter Burst-mode Clock and Data Recovery Circuit with Two Symmetric VCO's
    Choi, Bum-Hee
    Son, Kyung-Sub
    Kang, Jin-Ku
    [J]. 2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 344 - 347
  • [16] A 10-gb/s CMOS clock and data recovery circuit
    Savoj, J
    Razavi, B
    [J]. 2000 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2000, : 136 - 139
  • [17] A 20-Gbps Low Jitter Analog Clock Recovery Circuit for Ultra-Wide Band Radio Systems
    Hamouda, M.
    Fischer, G.
    Weigel, R.
    Baenisch, A.
    Ussmueller, T.
    [J]. 2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1516 - 1519
  • [18] Ultra-low timing jitter 40Gb/s clock recovery using a novel electroabsorption-modulator-based self-starting optoelectronic oscillator
    Lasri, J
    Devgan, P
    Tang, R
    Kumar, P
    [J]. 2003 IEEE LEOS ANNUAL MEETING CONFERENCE PROCEEDINGS, VOLS 1 AND 2, 2003, : 390 - 391
  • [19] A 10 Gb/s burst-mode clock and data recovery circuit
    顾皋蔚
    朱恩
    林叶
    刘文松
    [J]. Journal of Semiconductors, 2012, 33 (07) : 126 - 130
  • [20] A CMOS clock recovery circuit for 2.5-Gb/s NRZ data
    Anand, SB
    Razavi, B
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (03) : 432 - 439