共 50 条
- [13] A 1.08-Gb/s Burst-Mode Clock and Data Recovery Circuit Using the Jitter Reduction Technique ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1899 - 1902
- [14] A low-power clock and data recovery circuit for 2.5 Gb/s SDH receivers ISLPED '00: PROCEEDINGS OF THE 2000 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2000, : 67 - 72
- [15] A Low Jitter Burst-mode Clock and Data Recovery Circuit with Two Symmetric VCO's 2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 344 - 347
- [16] A 10-gb/s CMOS clock and data recovery circuit 2000 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2000, : 136 - 139
- [17] A 20-Gbps Low Jitter Analog Clock Recovery Circuit for Ultra-Wide Band Radio Systems 2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1516 - 1519
- [18] Ultra-low timing jitter 40Gb/s clock recovery using a novel electroabsorption-modulator-based self-starting optoelectronic oscillator 2003 IEEE LEOS ANNUAL MEETING CONFERENCE PROCEEDINGS, VOLS 1 AND 2, 2003, : 390 - 391