A 1.08-Gb/s Burst-Mode Clock and Data Recovery Circuit Using the Jitter Reduction Technique

被引:0
|
作者
You, Kae-Dyi [1 ]
Chiueh, Herming [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Commun Engn, Hsinchu 300, Taiwan
关键词
PHASE NOISE;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A 1.08-Gb/s CMOS half-rate burst-mode clock and data recovery (BMCDR) circuit with a novel jitter reduction technique is presented. There are several discrete delay time values in the programmable delay circuit (PDC) of the edge detector can be selected by five addressing inputs to create a "dynamic average" delay time that equals to half-of-data period (T-bit/2) to ensure minimum jitter accumulation. A prototype chip was designed with TSMC 0.18-mu m CMOS 1P6M technology. The occupied die area of the CDR is 0.99 x 0.97 mm(2), and the power consumption is 36 mW under a 1.8-V supply voltage.
引用
收藏
页码:1899 / 1902
页数:4
相关论文
共 50 条
  • [1] 155-mb/s burst-mode clock recovery circuit using the jitter reduction technique
    Hwang, JS
    Park, CS
    Park, CS
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2003, E86B (04) : 1423 - 1426
  • [2] A 10 Gb/s burst-mode clock and data recovery circuit
    顾皋蔚
    朱恩
    林叶
    刘文松
    半导体学报, 2012, 33 (07) : 126 - 130
  • [3] A 10 Gb/s burst-mode clock and data recovery circuit
    Gu Gaowei
    Zhu En
    Lin Ye
    Liu Wensong
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (07)
  • [4] 622-Mbit/s burst-mode clock and data recovery circuit with duty control in a jitter reduction circuit
    Park, CS
    Lee, CG
    Park, CS
    OPTICAL ENGINEERING, 2005, 44 (08)
  • [5] A 20-Gb/s burst-mode clock and data recovery circuit using injection-locking technique
    Lee, Jri
    Liu, Mingchung
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (03) : 619 - 630
  • [6] A Low Jitter Burst-mode Clock and Data Recovery Circuit with Two Symmetric VCO's
    Choi, Bum-Hee
    Son, Kyung-Sub
    Kang, Jin-Ku
    2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 344 - 347
  • [7] A 1.8-Gb/s burst-mode clock and data recovery circuit with a 1/4-rate clock technique
    Weng, Jun-Hong
    Tsai, Meng-Ting
    Lin, Jung-Mao
    Yang, Ching-Yuan
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3073 - +
  • [8] A 10-Gb/s, 1.24 pJ/bit, Burst-Mode Clock and Data Recovery With Jitter Suppression
    Su, Ming-Chiuan
    Chen, Wei-Zen
    Wu, Pei-Si
    Chen, Yu-Hsiang
    Lee, Chao-Cheng
    Jou, Shyh-Jye
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (03) : 743 - 751
  • [9] A 25 Gb/s All-Digital Clock and Data Recovery Circuit for Burst-Mode Applications in PONs
    Verbeke, Marijn
    Rombouts, Pieter
    Ramon, Hannes
    Verbist, Jochem
    Bauwelinck, Johan
    Yin, Xin
    Torfs, Guy
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2018, 36 (08) : 1503 - 1509
  • [10] A 3.125-Gb/s burst-mode clock and data recovery circuit with a data-injection oscillator using half rate clock techniques
    Wu, Kai Pong
    Yang, Ching-Yuan
    Wu, Hsin-Ming
    Lin, Jung-Mao
    TENCON 2007 - 2007 IEEE REGION 10 CONFERENCE, VOLS 1-3, 2007, : 1081 - +