A 35-to-46-Gb/s ultra-low jitter clock and data recovery circuit for optical fiber transmission systems

被引:0
|
作者
Noguchi, Hidemi [1 ]
Hosoya, Kenichi [1 ]
Ohhira, Risato
Uchida, Hiroaki [3 ]
Noda, Arihide [2 ]
Yoshida, Nobuhide [1 ]
Wada, Shigeki [1 ]
机构
[1] NEC Corp Ltd, Device Platform Res Labs, Nakahara Ku, 1753 Shimonumabe, Kanagawa, Japan
[2] NEC Corp Ltd, Nano Elect Res Lab, Nakahara Ku, Kanagawa, Japan
[3] NEC Engn Ltd, Device Solut Div, Nakahara Ku, Kanagawa, Japan
关键词
clock and data recovery (CDR); LC-VCO; optical fiber transmission; InP-HBT;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We demonstrated an ultra-low jitter clock and data recovery circuit that covers an ultra wide frequency range from 35 Gb/s to 46 Gb/s. Our CDR has a newly developed dual input LC-VCO with a fine/coarse tuning scheme and a dual-loop architecture [1], which consists of a phase tracking loop and a frequency tracking loop. The CDR chip, which was made using an InP-HBT process, shows an extremely clear eye opening with an ultra-low jitter (< 9 mUI-rms) and an error-free operation (<1x10(-12)) throughout a wide range of 35 to 46 Gb/s at a 2(31)-1 PRBS signal. The RMS and peak-to-peak jitter of the recovered clock were 226 A and 1.56 ps, respectively. We suppressed output jitter to half of that found in previous work [2]. In addition, a stable bit error rate (BER) that is insensitive to PRBS word length was demonstrated during an optical transmission test. These results show that our full-rate CDR is a very promising chip for 40-Gb/s-class optical transmission systems with the multi data rates.
引用
收藏
页码:173 / +
页数:2
相关论文
共 50 条
  • [41] A 2.5-Gb/s Clock and Data Recovery Circuit With ΔΣ-Modulated Fractional Frequency Compensation
    Yang, Ching-Yuan
    Lin, Wei-Shuo
    Lin, Jung-Mao
    Wu, Hsin-Ming
    TENCON 2010: 2010 IEEE REGION 10 CONFERENCE, 2010, : 2460 - 2463
  • [42] A 2.5Gb/s Oversampling Clock and Data Recovery Circuit with Frequency Calibration Technique
    Wu, Kai Pong
    Yang, Ching-Yuan
    Lin, Jung-Mao
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1356 - +
  • [43] A 20 Gb/s fast acquisition clock and data recovery circuit in 0.18 μm CMOS
    Modir, Naeeme
    Sheikhaei, Samad
    Foroozande, Behjat
    Soleiman, Elias
    International Journal of Circuits, Systems and Signal Processing, 2013, 7 (04): : 240 - 247
  • [44] A 40Gb/s clock and data recovery circuit in 0.18μm CMOS technology
    Lee, J
    Razavi, B
    2003 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE: DIGEST OF TECHNICAL PAPERS, 2003, 46 : 242 - +
  • [45] A monolithic 2.5 Gb/s clock and data recovery circuit based on Silicon bipolar technology
    Pallotta, A
    Centurelli, F
    Loriga, F
    Trifiletti, A
    BROADBAND EUROPEAN NETWORKS AND MULTIMEDIA SERVICES, 1998, 3408 : 183 - 190
  • [46] A 2.5-Gb/s clock and data recovery IC with tunable jitter characteristics for use in LAN'S and WAN's
    Kishine, K
    Ishihara, N
    Takiguchi, K
    Ichino, H
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (06) : 805 - 812
  • [47] A 250-Mb/s to 6-Gb/s Referenceless Clock and Data Recovery Circuit With Clock Frequency Multiplier
    Kim, Ja-Young
    Song, Junyoung
    You, Jungtaek
    Hwang, Sewook
    Bae, Sang-Geun
    Kim, Chulwoo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (06) : 650 - 654
  • [48] A 10-Gb/s Space Sampling Burst-Mode Clock and Data Recovery Circuit for Passive Optical Networks
    Shastri, Bhavin J.
    Plant, David V.
    2011 IEEE PHOTONICS CONFERENCE (PHO), 2011, : 937 - 938
  • [49] SiGeBiCMOS 3.3-V clock and data recovery circuits for 10-Gb/s serial transmission systems
    Meghelli, M
    Parker, B
    Ainspan, H
    Soyuer, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (12) : 1992 - 1995
  • [50] All-optical clock recovery from NRZ data of 10 Gb s
    Lee, HK
    Ahn, JT
    Jeon, MY
    Lim, KH
    Lim, DS
    Lee, CH
    IEEE PHOTONICS TECHNOLOGY LETTERS, 1999, 11 (06) : 730 - 732