A 35-to-46-Gb/s ultra-low jitter clock and data recovery circuit for optical fiber transmission systems

被引:0
|
作者
Noguchi, Hidemi [1 ]
Hosoya, Kenichi [1 ]
Ohhira, Risato
Uchida, Hiroaki [3 ]
Noda, Arihide [2 ]
Yoshida, Nobuhide [1 ]
Wada, Shigeki [1 ]
机构
[1] NEC Corp Ltd, Device Platform Res Labs, Nakahara Ku, 1753 Shimonumabe, Kanagawa, Japan
[2] NEC Corp Ltd, Nano Elect Res Lab, Nakahara Ku, Kanagawa, Japan
[3] NEC Engn Ltd, Device Solut Div, Nakahara Ku, Kanagawa, Japan
关键词
clock and data recovery (CDR); LC-VCO; optical fiber transmission; InP-HBT;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We demonstrated an ultra-low jitter clock and data recovery circuit that covers an ultra wide frequency range from 35 Gb/s to 46 Gb/s. Our CDR has a newly developed dual input LC-VCO with a fine/coarse tuning scheme and a dual-loop architecture [1], which consists of a phase tracking loop and a frequency tracking loop. The CDR chip, which was made using an InP-HBT process, shows an extremely clear eye opening with an ultra-low jitter (< 9 mUI-rms) and an error-free operation (<1x10(-12)) throughout a wide range of 35 to 46 Gb/s at a 2(31)-1 PRBS signal. The RMS and peak-to-peak jitter of the recovered clock were 226 A and 1.56 ps, respectively. We suppressed output jitter to half of that found in previous work [2]. In addition, a stable bit error rate (BER) that is insensitive to PRBS word length was demonstrated during an optical transmission test. These results show that our full-rate CDR is a very promising chip for 40-Gb/s-class optical transmission systems with the multi data rates.
引用
收藏
页码:173 / +
页数:2
相关论文
共 50 条
  • [31] A 1.2-6 Gb/s, 4.2 pJ/Bit Clock & Data Recovery Circuit With High Jitter Tolerance in 0.14 μm CMOS
    van der Wel, Arnoud P.
    den Besten, Gerrit W.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (07) : 1768 - 1775
  • [32] Low jitter and multirate clock and data recovery circuit using a MSADLL for chip-to-chip interconnection
    Chang, HH
    Yang, RJ
    Liu, SI
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (12) : 2356 - 2364
  • [33] Reference clockless 3.2Gb/s clock and data recovery circuit for data interface applications
    Kim, Kang Jik
    Jeong, Ki Sang
    Cho, Seong Ik
    2007 INTERNATIONAL SYMPOSIUM ON INFORMATION TECHNOLOGY CONVERGENCE, PROCEEDINGS, 2007, : 406 - 409
  • [34] Clock and data recovery IC for 40 Gb/s fiber-optic receiver
    Georgiou, G
    Baeyens, Y
    Chen, YK
    Groepper, C
    Paschke, P
    Pullela, R
    Reinhold, M
    Dorschky, C
    Mattia, JP
    von Mohrenfels, TW
    Schulien, C
    GAAS IC SYMPOSIUM, TECHNICAL DIGEST 2001, 2001, : 93 - 96
  • [35] 40 Gb/s Optical Clock Recovery Based on an Optical Parametric Oscillator with Photonic Crystal Fiber
    Lui, L. F. K.
    Zhang, Ailing
    Wai, P. K. A.
    Tam, H. Y.
    Demokan, M. S.
    2008 CONFERENCE ON LASERS AND ELECTRO-OPTICS & QUANTUM ELECTRONICS AND LASER SCIENCE CONFERENCE, VOLS 1-9, 2008, : 2886 - +
  • [36] Optical clock recovery and clock division at 20 Gb/s using a tunable semiconductor fiber ring laser
    Vlachos, KG
    OPTICS COMMUNICATIONS, 2003, 222 (1-6) : 249 - 255
  • [37] Key technologies for 10 Gb/s optical fiber transmission systems
    Nishimoto, H
    Chikama, T
    Kuwahara, H
    1996 INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY, VOLUMES 1 AND 2 - PROCEEDINGS, 1996, : 72 - 75
  • [38] A 5-Gb/s 0.25-μm CMOS jitter-tolerant variable-interval oversampling clock/data recovery circuit
    Lee, SH
    Hwang, MS
    Choi, Y
    Kim, S
    Moon, Y
    Lee, BJ
    Jeong, DK
    Kim, W
    Park, YJ
    Ahn, G
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (12) : 1822 - 1830
  • [39] A 10-Gb/s CMOS clock and data recovery circuit with an analog phase interpolator
    Kreienkamp, R
    Langmann, U
    Zimmermann, C
    Aoyama, T
    Siedhoff, H
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (03) : 736 - 743
  • [40] A 10-Gb/s CMOS clock and data recovery circuit with an analog phase interpolator
    Kreienkamp, R
    Langmann, U
    Zimmermann, C
    Aoyama, T
    PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2003, : 73 - 76