A 35-to-46-Gb/s ultra-low jitter clock and data recovery circuit for optical fiber transmission systems

被引:0
|
作者
Noguchi, Hidemi [1 ]
Hosoya, Kenichi [1 ]
Ohhira, Risato
Uchida, Hiroaki [3 ]
Noda, Arihide [2 ]
Yoshida, Nobuhide [1 ]
Wada, Shigeki [1 ]
机构
[1] NEC Corp Ltd, Device Platform Res Labs, Nakahara Ku, 1753 Shimonumabe, Kanagawa, Japan
[2] NEC Corp Ltd, Nano Elect Res Lab, Nakahara Ku, Kanagawa, Japan
[3] NEC Engn Ltd, Device Solut Div, Nakahara Ku, Kanagawa, Japan
关键词
clock and data recovery (CDR); LC-VCO; optical fiber transmission; InP-HBT;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We demonstrated an ultra-low jitter clock and data recovery circuit that covers an ultra wide frequency range from 35 Gb/s to 46 Gb/s. Our CDR has a newly developed dual input LC-VCO with a fine/coarse tuning scheme and a dual-loop architecture [1], which consists of a phase tracking loop and a frequency tracking loop. The CDR chip, which was made using an InP-HBT process, shows an extremely clear eye opening with an ultra-low jitter (< 9 mUI-rms) and an error-free operation (<1x10(-12)) throughout a wide range of 35 to 46 Gb/s at a 2(31)-1 PRBS signal. The RMS and peak-to-peak jitter of the recovered clock were 226 A and 1.56 ps, respectively. We suppressed output jitter to half of that found in previous work [2]. In addition, a stable bit error rate (BER) that is insensitive to PRBS word length was demonstrated during an optical transmission test. These results show that our full-rate CDR is a very promising chip for 40-Gb/s-class optical transmission systems with the multi data rates.
引用
收藏
页码:173 / +
页数:2
相关论文
共 50 条
  • [1] 1.25Gb/s low jitter dual-loop clock and data recovery circuit
    Liu, Wei
    Xiao, Lei
    Yang, Lianxing
    [J]. ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 311 - 314
  • [2] A jitter suppression technique for a 2.48832-Gb/s clock and data recovery circuit
    Ishii, K
    Kishine, K
    Ichino, H
    [J]. ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 261 - 264
  • [3] A jitter suppression technique for a 2.48832-Gb/s clock and data recovery circuit
    Ishii, K
    Kishine, K
    Ichino, H
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2002, 49 (04) : 266 - 272
  • [4] A 2.5 Gb/s, low power clock and data recovery circuit
    Du, Qingjin
    Zhuang, Jingcheng
    Kwasniewski, Tad
    [J]. 2007 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, 2007, : 526 - 529
  • [5] A 9.8-12.5 Gb/s Low-Jitter Reference-Less Clock and Data Recovery Circuit
    Song, Shuxiang
    Liu, Zefa
    Cen, Mingcan
    Cai, Chaobo
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (11)
  • [6] Fast acquisition clock and data recovery circuit with low jitter
    Zhang, RY
    La Rue, GS
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (05) : 1016 - 1024
  • [7] 10 Gb/s Bang-Bang Clock and Data Recovery (CDR) for optical transmission systems
    Dodel, N.
    Klar, H.
    [J]. ADVANCES IN RADIO SCIENCE, 2005, 3 : 293 - 297
  • [8] Clock and data recovery circuit for 10-Gb/s asynchronous optical packets
    Kanellos, GT
    Stampoulidis, L
    Pleros, N
    Houbavlis, T
    Tsiokos, D
    Kehayas, E
    Avramopoulos, H
    Guekos, G
    [J]. IEEE PHOTONICS TECHNOLOGY LETTERS, 2003, 15 (11) : 1666 - 1668
  • [9] A Monolithic 10 Gb/s Clock and Data Recovery Circuit
    Hou Fenfei
    Cao Xiaowei
    [J]. 2008 CHINA-JAPAN JOINT MICROWAVE CONFERENCE (CJMW 2008), VOLS 1 AND 2, 2008, : 436 - +
  • [10] A 10-Gb/s Low Jitter Single-Loop Clock and Data Recovery Circuit With Rotational Phase Frequency Detector
    Chen, Fan-Ta
    Kao, Min-Sheng
    Hsu, Yu-Hao
    Wu, Jen-Ming
    Chiu, Ching-Te
    Hsu, Shawn S. H.
    Chang, Mau-Chung Frank
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (11) : 3278 - 3287