共 50 条
- [1] 1.25Gb/s low jitter dual-loop clock and data recovery circuit [J]. ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 311 - 314
- [2] A jitter suppression technique for a 2.48832-Gb/s clock and data recovery circuit [J]. ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 261 - 264
- [4] A 2.5 Gb/s, low power clock and data recovery circuit [J]. 2007 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, 2007, : 526 - 529
- [9] A Monolithic 10 Gb/s Clock and Data Recovery Circuit [J]. 2008 CHINA-JAPAN JOINT MICROWAVE CONFERENCE (CJMW 2008), VOLS 1 AND 2, 2008, : 436 - +